datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

ISP1581 Ver la hoja de datos (PDF) - Philips Electronics

Número de pieza
componentes Descripción
fabricante
ISP1581 Datasheet PDF : 80 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
Philips Semiconductors
ISP1581
USB 2.0 HS interface device
DDBGMODOUT[1:0]: interrupts for the DATA OUT endpoints 1 to 7.
The Debug mode settings for CDBGMOD, DDBGMODIN and DDBGMODOUT allow
the user to individually configure when the ISP1581 will send an interrupt to the
external microprocessor. Table 11 lists the available combinations.
Bit INTPOL controls the signal polarity of the INT output (active HIGH or LOW, rising
or falling edge). For level-triggering bit INTLVL must be made logic 0. By setting
INTLVL to logic 1 an interrupt will generate a pulse of 60 ns (edge-triggering).
Table 9: Interrupt Configuration register: bit allocation
Bit
7
6
5
4
Symbol
CDBGMOD[1:0]
DDBGMODIN[1:0]
Reset
03H
03H
Bus reset
03H
03H
Access
R/W
R/W
3
2
DDBGMODOUT[1:0]
03H
03H
R/W
1
INTLVL
0
unchanged
R/W
0
INTPOL
0
unchanged
R/W
Table 10: Interrupt Configuration register: bit description
Bit
Symbol
Description
7 to 6
CDBGMOD[1:0]
Control 0 Debug Mode: values see Table 11
5 to 4
DDBGMODIN[1:0] Data Debug Mode IN: values see Table 11
3 to 2
DDBGMODOUT[1:0] Data Debug Mode OUT: values see Table 11
1
INTLVL
Interrupt Level: selects the signaling mode on output
INT (0 = level, 1 = pulsed). In pulsed mode an interrupt
produces a 60 ns pulse. Bus reset value: unchanged.
0
INTPOL
Interrupt Polarity: selects signal polarity on output INT
(0 = active LOW, 1 = active HIGH). Bus reset value:
unchanged.
Table 11: Debug mode settings
Value CDBGMOD
00H
Interrupt on all ACK and
NAK
01H
Interrupt on all ACK.
1XH Interrupt on all ACK and
first NAK[1]
DDBGMODIN
Interrupt on all ACK
and NAK
Interrupt on ACK
Interrupt on all ACK
and first NAK[1]
DDBGMODOUT
Interrupt on all ACK, NYET
and NAK
Interrupt on ACK and NYET
Interrupt on all ACK, NYET
and first NAK[1]
[1] First NAK: the first NAK on an IN or OUT token after a previous ACK response.
9.2.4 Interrupt Enable register (address: 14H)
This register enables/disables individual interrupt sources. The interrupt for each
endpoint can be individually controlled via the associated IEPnRX or IEPnTX bits (‘n’
representing the endpoint number). All interrupts can be globally disabled via bit
GLINTENA in the Mode Register (see Table 7).
An interrupt is generated when the USB SIE receives or generates an ACK or NAK
on the USB bus. The interrupt generation depends on the Debug mode settings of bit
fields CDBGMOD, DDBGMODIN and DDBGMODOUT.
9397 750 09665
Product data
Rev. 04 — 18 July 2002
© Koninklijke Philips Electronics N.V. 2002. All rights reserved.
19 of 80

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]