datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

DM9102D Ver la hoja de datos (PDF) - Unspecified

Número de pieza
componentes Descripción
Lista de partido
DM9102D Datasheet PDF : 70 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
6.1.10 Interrupt & Latency Configuration (xxxxxx3cH - PCIINT)
31
24 23
16 15
MAX_LAT
Maximum Latency Timer
Minimum Grant
Interrupt Pin
Interrupt Line
MIN_GNT
INT_PIN
87
0
INT_LINE
Bit
31:24
23:16
15:8
7:0
Default
28H
14H
01H
XXH
Type
RO
RO
RO
RW
Description
Maximum Latency Timer that can be sustained.
Minimum Grant
Minimum Length of a Burst Period.
Interrupt Pin read as 01H to indicate INTA#
Interrupt Line that Is routed to the Interrupt Controller
The value depends on system software.
6.1.11 Device Specific Configuration Register (xxxxxx40H- PCIUSR)
31 30 29 28 27 26 25 24 23
Reserved
16 15
Device Specific
Link Event enable/disable
Sample Frame Event enable/disable
Magic Packet Event enable/disable
Link Event Status
Sample Frame Event Status
Magic Packet Event Status
Device Specific
87
0
Reserved
Bit
31
30
29
28
27
26
25
24
23:16
15:8
7:0
Default
0
0
0
0
0
0
0
0
00H
00H
00H
Type
RW
RW
RW
RW
RW
RO
RO
RO
RO
RW
RO
Description
Device Specific Bit (sleep mode)
Device Specific Bit (snooze mode)
When set, enables Link Status Change Wake up Event
When set, enables Sample Frame Wake up Event
When set, enables Magic Packet Wake up Event
When set, indicates the Link Change and the Link Status Change Event occurred
When set, indicates the Sample Frame is received and the Sample Frame match
Event occurred
When set, indicates the Magic Packet is received and the Magic packet Event
occurred
Reserved Bits Read As 0
Device Specific
Reserved Bits Read As 0
18
Final
Version: DM9102D-DS-F01
May 10, 2006

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]