datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

FM24C16C Ver la hoja de datos (PDF) - Ramtron International Corporation

Número de pieza
componentes Descripción
Lista de partido
FM24C16C
RAMTRON
Ramtron International Corporation RAMTRON
FM24C16C Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Ramtron
FM24C16C - 16Kb 5V I2C F-RAM
By Master
Start
Address
S
Slave Address 1 A
No
Acknowledge
Data Byte
1P
Stop
By F-RAM
Acknowledge Data
Figure 7. Current Address Read
By Master
Start
Address
S
Slave Address 1 A
Acknowledge
No
Acknowledge
Data Byte
A
Data Byte
1P
Stop
By F-RAM
Acknowledge
Data
Figure 8. Sequential Read
By Master Start
Address
Start
Address
S
Slave Address 0 A
Word Address
AS
Slave Address 1 A
By F-RAM
Acknowledge
Acknowledge
No
Acknowledge
Stop
Data Byte
A
Data Byte
1P
Data
Figure 9. Selective (Random) Read
Endurance
The FM24C16C internally operates with a read and
restore mechanism. Therefore, endurance cycles are
applied for each read or write cycle. The memory
architecture is based on an array of rows and
columns. Each read or write access causes an
endurance cycle for an entire row. In the FM24C16C,
a row is 64 bits wide. Every 8-byte boundary marks
the beginning of a new row. Endurance can be
optimized by ensuring frequently accessed data is
located in different rows. Regardless, FRAM read
and write endurance is effectively unlimited at the
1MHz two-wire speed. Even at 3000 accesses per
second to the same row, 10 years time will elapse
before 1 trillion endurance cycles occur.
Rev. 1.1
May 2011
Page 7 of 12

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]