datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

MSM51V18160F Ver la hoja de datos (PDF) - Oki Electric Industry

Número de pieza
componentes Descripción
Lista de partido
MSM51V18160F Datasheet PDF : 15 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Notes: 1. A start-up delay of 200ms is required after power-up, followed by a minimum of eight initialization
cycles(RAS-only refresh or CAS before RAS refresh) before proper device operation is achieved.
2. The AC characteristics assume tT = 5ns.
3. VIH (Min.) and VIL (Max.) are reference levels for measuring input timing signals. Transition times
(tT) are measured between VIH and VIL.
4. This parameter is measured with a load circuit equivalent to 1 TTL load and 100pF.
The output timing reference levels are VOH = 2.0V and VOL = 0.8V.
5. Operation within the tRCD (Max.) limit ensures that tRAC (Max.) can be met.
tRCD (Max.) is specified as a reference point only. If tRCD is greater than the specified tRCD (Max.)
limit, then the access time is controlled by tCAC.
6. Operation within the tRAD (Max.) limit ensures that tRAC (Max.) can be met.
tRAD (Max.) is specified as a reference point only. If tRAD is greater than the specified tRAD (Max.)
limit, then the access time is controlled by tAA.
7. tOFF (Max.) and tOEZ (Max.) define the time at which the output achieved the open circuit condition
and are not referenced to output voltage levels.
8. tRCH or tRRH must be satisfied for a read cycle.
9. tWCS, tCWD, tRWD, tAWD and tCPWD are not restrictive operating parameters. They are included in the
data sheet as electrical characteristics only. If tWCS ³ tWCS (Min.), then the cycle is an early write
cycle and the data out will remain open circuit (high impedance) throughout the entire cycle. If tCWD
³ tCWD (Min.), tRWD ³ tRWD(Min.), tAWD ³ tAWD (Min.) and tCPWD ³ tCPWD (Min.), then the cycle is a
read modify write cycle and data out will contain data read from the selected cell; if neither of the
above sets of conditions is satisfied, then the condition of the data out (at access time) is
indeterminate.
10. These parameters are referenced to the UCAS and LCAS, leading edges in an early write cycle, and
to the WE leading edge in an OE control write cycle, or a read modify write cycle.
11. These parameters are determined by the falling edge of either UCAS or LCAS, whichever is earlier.
12. These parameters are determined by the rising edge of either UCAS or LCAS, whichever is later.
13. tCWL should be satisfied by both UCAS and LCAS.
14. tCP is determined by the time both UCAS and LCAS are high.
No.
8/14

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]