datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

MT9042C Ver la hoja de datos (PDF) - Mitel Networks

Número de pieza
componentes Descripción
Lista de partido
MT9042C
Mitel
Mitel Networks Mitel
MT9042C Datasheet PDF : 28 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
MT9042C
Advance Information
VDD
OSCo
OSCi
F16o
F0o
F8o
C1.5o
4 3 2 1 28 27 26
5
25
6
24
7
23
8
22
9
21
10
20
11
19
12 13 14 15 16 17 18
RSEL
MS1
MS2
LOS1
LOS2
GTo
GTi
Figure 2 - Pin Connections
Pin Description
Pin #
1,15
2
3
4
5,18
6
7
8
9
10
11
12
13
14
Name
VSS
TRST
SEC
PRI
VDD
OSCo
OSCi
F16o
F0o
F8o
C1.5o
C3o
C2o
C4o
Description (see notes 1 to 5)
Ground. 0 Volts.
TIE Circuit Reset (TTL Input). A logic low at this input resets the Time Interval Error (TIE)
correction circuit resulting in a re-alignment of input phase with output phase as shown in
Figure 19. The TRST pin should be held low for a minimum of 300ns.
Secondary Reference (TTL Input). This is one of two (PRI & SEC) input reference
sources (falling edge) used for synchronization. One of three possible frequencies (8kHz,
1.544MHzMHz, or 2.048MHz) may be used. The selection of the input reference is based
upon the MS1, MS2, LOS1, LOS2, RSEL, and GTi control inputs (Automatic or Manual).
Primary Reference (TTL Input). See pin description for SEC.
Positive Supply Voltage. +5VDC nominal.
Oscillator Master Clock (CMOS Output). For crystal operation, a 20MHz crystal is
connected from this pin to OSCi, see Figure 10. For clock oscillator operation, this pin is left
unconnected, see Figure 9.
Oscillator Master Clock (CMOS Input). For crystal operation, a 20MHz crystal is
connected from this pin to OSCo, see Figure 10. For clock oscillator operation, this pin is
connected to a clock source, see Figure 9.
Frame Pulse ST-BUS 16.384Mb/s (CMOS Output). This is an 8kHz 61ns active low
framing pulse, which marks the beginning of an ST-BUS frame. This is typically used for
ST-BUS operation at 16.384Mb/s. See Figure 20.
Frame Pulse ST-BUS 2.048Mb/s (CMOS Output). This is an 8kHz 244ns active low
framing pulse, which marks the beginning of an ST-BUS frame. This is typically used for
ST-BUS operation at 2.048Mb/s and 4.096Mb/s. See Figure 20.
Frame Pulse ST-BUS 8.192Mb/s (CMOS Output). This is an 8kHz 122ns active high
framing pulse, which marks the beginning of an ST-BUS frame. This is used for ST-BUS
operation at 8.192Mb/s. See Figure 20.
Clock 1.544MHz (CMOS Output). This output is used in T1 applications.
Clock 3.088MHz (CMOS Output). This output is used in T1 applications.
Clock 2.048MHz (CMOS Output). This output is used for ST-BUS operation at 2.048Mb/s.
Clock 4.096MHz (CMOS Output). This output is used for ST-BUS operation at 2.048Mb/s
and 4.096Mb/s.
2

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]