datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

NB2309A Ver la hoja de datos (PDF) - ON Semiconductor

Número de pieza
componentes Descripción
Lista de partido
NB2309A
ON-Semiconductor
ON Semiconductor ON-Semiconductor
NB2309A Datasheet PDF : 9 Pages
1 2 3 4 5 6 7 8 9
NB2309A
3.3 V Zero Delay
Clock Buffer
The NB2309A is a versatile, 3.3 V zero delay buffer designed to
distribute highspeed clocks. It accepts one reference input and drives
out nine lowskew clocks. It is available in a 16 pin package.
The 1H version of the NB2309A operates at up to 133 MHz, and
has higher drive than the 1 devices. All parts have onchip PLL’s that
lock to an input clock on the REF pin. The PLL feedback is onchip
and is obtained from the CLKOUT pad.
The NB2309A has two banks of four outputs each, which can be
controlled by the Select inputs as shown in the Select Input Decoding
Table. If all the output clocks are not required, Bank B can be
threestated. The select inputs also allow the input clock to be directly
applied to the outputs for chip and system testing purposes.
Multiple NB2309A devices can accept the same input clock and
distribute it. In this case the skew between the outputs of the two
devices is guaranteed to be less than 700 ps.
All outputs have less than 200 ps of cycletocycle jitter. The input
and output propagation delay is guaranteed to be less than 350 ps, and
the output to output skew is guaranteed to be less than 250 ps.
The NB2309A is available in two different configurations, as shown
in the ordering information table. The NB2309A1 is the base part. The
NB2309Ax1H* is the high drive version of the 1 and its rise and fall
times are much faster than 1 part.
Features
15 MHz to 133 MHz Operating Range, Compatible with CPU and
PCI Bus Frequencies
Zero Input Output Propagation Delay
Multiple LowSkew Outputs
OutputOutput Skew Less than 250 ps
DeviceDevice Skew Less than 700 ps
One Input Drives 9 Outputs, Grouped as 4 + 4 + 1
Less than 200 ps CycletoCycle Jitter is Compatible with PentiumR
Based Systems
Test Mode to Bypass PLL
Available in 16 Pin, 150 mil SOIC and 4.4 mm TSSOP
3.3 V Operation, Advanced 0.35 m CMOS Technology
These are PbFree Devices**
http://onsemi.com
MARKING
DIAGRAMS*
16
1
SOIC16
D SUFFIX
CASE 751B
16
1
TSSOP16
DT SUFFIX
CASE 948F
16
XXXXXXXXG
AWLYWW
1
16
XXXX
XXXX
ALYWG
G
1
XXXX = Device Code
A
= Assembly Location
WL, L = Wafer Lot
Y
= Year
W, WW = Work Week
G or G = PbFree Package
*For additional marking information, refer to
Application Note AND8002/D.
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 7 of this data sheet.
*x = C for Commercial; I for Industrial.
**For additional information on our PbFree strategy and soldering details,
please download the ON Semiconductor Soldering and Mounting Techniques
Reference Manual, SOLDERRM/D.
© Semiconductor Components Industries, LLC, 2006
1
November, 2006 Rev. 4
Publication Order Number:
NB2309A/D

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]