datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

NCP1250 Ver la hoja de datos (PDF) - ON Semiconductor

Número de pieza
componentes Descripción
Lista de partido
NCP1250 Datasheet PDF : 23 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
NCP1250
enough current (30 mA) at low line will turn a converter in
fault into an auto-recovery mode since the SCR won’t
remain latched. To build a sufficient design margin, we
recommend to keep at least 60 mA flowing at the lowest input
line (80 V rms for 85 V minimum for instance). An excellent
solution is to actually combine X2 discharge and start-up
networks as proposed in Figure 13 of application note
AND8488/D.
Internal Over Power Protection
There are several known ways to implement Over Power
Protection (OPP), all suffering from particular problems.
These problems range from the added consumption burden
on the converter or the skipcycle disturbance brought by
1 v(24)
the currentsense offset. A way to reduce the power
capability at high line is to capitalize on the negative voltage
swing present on the auxiliary diode anode. During the
power switch ontime, this point dips to NVin, N being the
turns ratio between the primary winding and the auxiliary
winding. The negative plateau observed on Figure 41 will
have an amplitude dependant on the input voltage. The idea
implemented in this chip is to sum a portion of this negative
swing with the 0.8 V internal reference level. For instance,
if the voltage swings down to 150 mV during the on time,
then the internal peak current set point will be fixed to 0.8
0.150 = 650 mV. The adopted principle appears in Figure 41
and shows how the final peak current set point is
constructed.
40.0
offtime
20.0
N1(Vout +Vf)
1
0
20.0
N2Vbulk
40.0
ontime
464u
472u
480u
488u
496u
time (s)
Figure 40. The Signal Obtained on the Auxiliary Winding Swings Negative During the Ontime
Let’s assume we need to reduce the peak current from
2.5 A at low line, to 2 A at high line. This corresponds to a
20% reduction or a set point voltage of 640 mV. To reach this
level, then the negative voltage developed on the OPP pin
must reach:
VOPP + 640m * 800m + 160 mV (eq. 6)
http://onsemi.com
15

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]