datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

CS493263-IL Ver la hoja de datos (PDF) - Cirrus Logic

Número de pieza
componentes Descripción
Lista de partido
CS493263-IL
Cirrus-Logic
Cirrus Logic Cirrus-Logic
CS493263-IL Datasheet PDF : 90 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
CS49300 Family DSP
1.12. Switching Characteristics — Digital Audio Input
(VA, VD[3:1] = 2.5 V ±5%; Inputs: Logic 0 = DGND, Logic 1 = VD, CL = 20 pF)
Parameter
Symbol Min
Max
Unit
SCLKN1(2) period for both Master and Slave mode
(Note 1) Tsclki
40
-
ns
SCLKN1(2) duty cycle for Master and Slave mode
(Note 1)
45
55
%
Master Mode
(Note 1, 2)
LRCLKN1(2) delay after SCLKN1(2) transition
(Note 3) Tlrds
-
10
ns
SDATAN1(2) setup to SCLKN1(2) transition
(Note 4) Tsdsum
10
-
ns
SDATAN1(2) hold time after SCLKN1(2) transition
(Note 4) Tsdhm
5
-
ns
Slave Mode
(Note 5)
Time from active edge of SCLKN1(2) to LRCLKN1(2) transition
Tstlr
10
-
ns
Time from LRCLKN1(2) transition to SCLKN1(2) active edge
Tlrts
10
-
ns
SDATAN1(2) setup to SCLKN1(2) transition
(Note 4) Tsdsus
5
-
ns
SDATAN1(2) hold time after SCLKN1(2) transition
(Note 4) Tsdhs
5
-
ns
Notes: 1. Master mode timing specifications are characterized, not production tested.
2. Master mode is defined as the CS493XX driving LRCLKN1(2) and SCLKN1(2). Master or Slave mode
can be programmed.
3. This timing parameter is defined from the non-active edge of SCLKN1(2). The active edge of
SCLKN1(2) is the point at which the data is valid.
4. This timing parameter is defined from the active edge of SCLKN1(2). The active edge of SCLKN1(2) is
the point at which the data is valid.
5. Slave mode is defined as SCLKN1(2) and LRCLKN1(2) being driven by an external source.
18
DS339F7

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]