datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Integrated Device Technology  >>> IDT72V3674 PDF

IDT72V3674 Hoja de datos - Integrated Device Technology

IDT72V3654 image

Número de pieza
IDT72V3674

Other PDF
  no available.

PDF
DOWNLOAD     

page
37 Pages

File Size
369.1 kB

Fabricante
IDT
Integrated Device Technology IDT

DESCRIPTION
The IDT72V3654/72V3664/72V3674 are pin and functionally compatible versions of the IDT723654/723664/723674, designed to run off a 3.3V supply for exceptionally low-power consumption. These devices are monolithic, high-speed, low-power, CMOS bidirectional synchronous (clocked) FIFO memory which supports clock frequencies up to 100 MHz and has read access times as fast as 6.5ns. Two independent 2,048/4,096/8,192 x 36 dual-port SRAM FIFOs on board each chip buffer data in opposite directions. FIFO data on Port B can be input and output in 36-bit, 18-bit, or 9-bit formats with a choice of Big- or Little-Endian configurations.


FEATURES
• Memory storage capacity:
   IDT72V3654 – 2,048 x 36 x 2
   IDT72V3664 – 4,096 x 36 x 2
   IDT72V3674 – 8,192 x 36 x 2
• Clock frequencies up to 100 MHz (6.5ns access time)
• Two independent clocked FIFOs buffering data in opposite directions
• Select IDT Standard timing (using EFA, EFB, FFA, and FFB flags functions) or First Word Fall Through Timing (using ORA, ORB, IRA, and IRB flag functions)
• Programmable Almost-Empty and Almost-Full flags; each has five default offsets (8, 16, 64, 256 and 1,024 )
• Serial or parallel programming of partial flags
• Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits (byte)
• Big- or Little-Endian format for word and byte bus sizes
• Retransmit Capability
• Master Reset clears data and configures FIFO, Partial Reset clears data but retains configuration settings
• Mailbox bypass registers for each FIFO
• Free-running CLKA and CLKB may be asynchronous or coincident (simultaneous reading and writing of data on a single clock edge is permitted)
• Auto power down minimizes power dissipation
• Available in space saving 128-pin Thin Quad Flatpack (TQFP)
• Pin and functionally compatible version of the 5V operating IDT723654/723664/723674
• Pin compatible to the lower density parts, IDT72V3624/72V3634/ 72V3644
• Industrial temperature range (–40°C to +85°C) is available

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
Ver
Fabricante
3.3 VOLT CMOS SyncBiFIFO WITH BUS-MATCHING ( Rev : 2015 )
PDF
Integrated Device Technology
3.3 VOLT CMOS SyncBiFIFO WITH BUS-MATCHING
PDF
Integrated Device Technology
3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING ( Rev : 2003 )
PDF
Integrated Device Technology
3.3 VOLT CMOS SyncFIFO™ WITH BUS-MATCHING
PDF
Integrated Device Technology
3.3 VOLT CMOS SyncFIFO™ WITH BUS-MATCHING ( Rev : 2016 )
PDF
Integrated Device Technology
3.3 VOLT CMOS SyncBiFIFO™ WITH BUS-MATCHING
PDF
Integrated Device Technology
3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING
PDF
Integrated Device Technology
3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING
PDF
Integrated Device Technology
3.3 VOLT CMOS TRIPLE BUS SyncFIFO™ WITH BUS-MATCHING
PDF
Integrated Device Technology
3.3 VOLT CMOS SyncFIFO™ WITH BUS-MATCHING 256 x 36 1,024 x 36 ( Rev : 2015 )
PDF
Integrated Device Technology

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]