datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Philips Electronics  >>> PCK857DGG PDF

PCK857DGG Hoja de datos - Philips Electronics

PCK857 image

Número de pieza
PCK857DGG

Other PDF
  no available.

PDF
DOWNLOAD     

page
8 Pages

File Size
58.2 kB

Fabricante
Philips
Philips Electronics Philips

DESCRIPTION
Zero delay buffer to distribute an SSTL differential clock input pair to 10 SSTL_2 differential output pairs. Outputs are slope controlled.
External feedback pin for synchronization of the outputs to the input.
A CMOS style Enable/Disable pin is provided for low power disable.


FEATURES
• Optimized for clock distribution in DDR (Double Data Rate) SDRAM applications
• 1-to-10 differential clock distribution
• Very low skew (< 100ps) and jitter (< 100ps)
• 3V AVCC and 2.5V Vddq
• SSTL_2 interface clock inputs and outputs
• CMOS control signal input
• Test mode enables buffers while disabling PLL
• Low current power-down mode
• Tolerant of Spread Spectrum input clock
• Full DDR solution provided when used with SSTL16857 and CBT3857

Page Link's: 1  2  3  4  5  6  7  8 

Número de pieza
componentes Descripción
Ver
Fabricante
150MHz phase-locked loop
PDF
Philips Electronics
Phase-Locked Loop Clock Driver
PDF
Pericom Semiconductor
Phase-Locked Loop Clock Driver
PDF
Pericom Semiconductor
Phase-Locked Loop Clock Driver
PDF
Pericom Semiconductor
Phase-Locked Loop Clock Driver
PDF
Pericom Semiconductor
Phase-Locked Loop Clock Driver
PDF
Pericom Semiconductor
Phase-Locked Loop Clock Driver ( Rev : 2001 )
PDF
Pericom Semiconductor
Phase-Locked Loop Clock Driver
PDF
Pericom Semiconductor
Phase-Locked Loop Clock Driver
PDF
Pericom Semiconductor
Low-Noise, Phase-Locked Loop Clock Driver with 10 Clock Outputs
PDF
Pericom Semiconductor

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]