datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

MAX2395 Ver la hoja de datos (PDF) - Maxim Integrated

Número de pieza
componentes Descripción
Lista de partido
MAX2395 Datasheet PDF : 13 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
WCDMA Quasi-Direct Modulator
with VGA and PA Driver
PIN
1
2
3
4
5
6
7
8
9
10, 11
12, 13
14, 24, 25
15
16
17
18
19
Pin Description
NAME
N.C.
POUT
Connect to RF GND on PCB
FUNCTION
Transmitter Output. This is an open-collector output and requires a pullup inductor to the supply
voltage. This pullup inductor can be part of the output matching network and can be connected
directly to the battery.
VCC_PA
Supply for the PA Driver. This pin must be bypassed with a capacitor to system ground as close to
the pin as possible. Do not share the ground vias for the bypass capacitor with any other branch (see
the Typical Operating Circuit).
BIAS_SET
Bias-Setting Pin. The DC voltage at this pin is a bandgap voltage. For nominal bias, connect a 12k
resistor to ground. The value of this resistor can be adjusted to alter current consumption, linearity,
and noise performance of the RF output.
VGC
Gain-Control Pin. Analog input pin controls both the IF VGA and RF VGA gain. When not driven, the
voltage on this pin is typically +1.5V. An RC filter on this pin must be used to filter out DAC noise or
the PDM clock.
VCC_IF
Supply for IF Section. Bypass to system ground with a capacitor as close to the pin as possible. Do
not share the ground vias for the bypass capacitor with any other branch (see the Typical Operating
Circuit).
VCC_BB
Supply for Baseband Section. Bypass to system ground with a capacitor as close to the pin as
possible. Do not share the ground vias for the bypass capacitor with any other branch (see the
Typical Operating Circuit).
IDLE
Idle CMOS Digital Input. Drive LOW to place the device in WCDMA compressed mode (VCO and PLL
are ON; all others are OFF). A small RC lowpass filter can be used to minimize the effect of external
digital noise.
SHDN
I+, I-
Q+, Q-
N.C.
LD
REF
VCC_PLL
VCC_CP
RFCP
Shutdown CMOS Digital Input. Drive LOW to place the device in shutdown (everything OFF except
serial interface and registers, which retain their values). A small RC lowpass filter can be used to
minimize the effect of external digital noise. A logic-low on the SHDN pin overrides the serial bus
SHDN bit status.
Differential I-Channel Baseband Inputs to the Baseband Filter
Differential Q-Channel Baseband Inputs to the Baseband Filter
Leave Open
Lock CMOS Output. This pin is an open-drain output. Output HIGH indicates the RF PLL is locked.
Reference Frequency Input. This pin is internally biased to approximately +1.0V and must be AC-
coupled to the reference source. This is a high-impedance port and can be externally terminated to
the desired impedance.
Supply for PLL. Bypass with a capacitor to GND (see the Typical Operating Circuit).
Supply for Synthesizer Charge Pump. Bypass with a capacitor to GND (see the Typical Operating
Circuit).
RF Charge-Pump Output. Connect the RF PLL’s loop filter between RFCP and system ground. Keep
the line from this pin to the tank tune input as short as possible to prevent spurious pickup. Connect
the loop filter as close to the tune input as possible.
6 _______________________________________________________________________________________

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]