datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

LP62S16128B-I Ver la hoja de datos (PDF) - AMIC Technology

Número de pieza
componentes Descripción
Lista de partido
LP62S16128B-I
AMIC
AMIC Technology AMIC
LP62S16128B-I Datasheet PDF : 14 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Timing Waveforms (continued)
Write Cycle 3
(Byte Enable Controlled)
Address
CE
tAS1
HB, LB
WE
DATA IN
DATA OUT
tWHZ4
LP62S16128B-I Series
tWC
tAW
tCW
tBW2
tWP
tDW
tWR3
tDH
tOW
Notes: 1. tAS is measured from the address valid to the beginning of Write.
2. A Write occurs during the overlap (tWP, tBW) of a low CE , WE and ( HB and , or LB ).
3. tWR is measured from the earliest of CE or WE or ( HB and , or LB ) going high to the end of the Write cycle.
4. OE level is high or low.
5. Transition is measured ±500mV from steady state. This parameter is sampled and not 100% tested.
(August, 2001, Version 1.0)
10
AMIC Technology, Inc.

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]