datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Integrated Device Technology  >>> 5V9885TNLGI PDF

5V9885TNLGI Hoja de datos - Integrated Device Technology

5V9885TNLGI image

Número de pieza
5V9885TNLGI

Other PDF
  no available.

PDF
DOWNLOAD     

page
39 Pages

File Size
485.1 kB

Fabricante
IDT
Integrated Device Technology IDT

DESCRIPTION:
The IDT5V9885T is a programmable clock generator intended for high performance data-communications, telecommunications, consumer, and networking applications. There are three internal PLLs, each individually programmable, allowing for three unique non-integer-related frequencies. The frequencies are generated from a single reference clock. The reference clock can come from one of the two redundant clock inputs. A glitchless automatic or manual switchover function allows any one of the redundant clocks to be selected during normal operation.
The IDT5V9885T can be programmed through the use of the I2C or JTAG interfaces. The programming interface enables the device to be programmed when it is in normal operation or what is commonly known as in-system programmable. An internal EEPROM allows the user to save and restore the configuration of the device without having to reprogram it on power-up. JTAG boundary scan is also implemented.


FEATURES:
• Three internal PLLs
• Internal non-volatile EEPROM
• JTAG and FAST mode I2C serial interfaces
• Input Frequency Ranges: 1MHz to 400MHz
• Output Frequency Ranges: 4.9kHz to 500MHz
• Reference Crystal Input with programmable oscillator gain and programmable linear load capacitance
   − Crystal Frequency Range: 8MHz to 50MHz
• Each PLL has an 8-bit pre-scaler and a 12-bit feedback-divider
• 10-bit post-divider blocks
• Fractional Dividers
• Two of the PLLs support Spread Spectrum Generation capability
• I/O Standards:
   − Outputs - 3.3V LVTTL/ LVCMOS, LVPECL, and LVDS
   − Inputs - 3.3V LVTTL/ LVCMOS
• Programmable Slew Rate Control
• Programmable Loop Bandwidth Settings
• Programmable output inversion to reduce bimodal jitter
• Redundant clock inputs with glitchless auto and manual switchover options
• JTAG Boundary Scan
• Individual output enable/disable
• Power-down mode
• 3.3VVDD
• Available in TQFP and VFQFPN packages

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
3.3V EEPROM PROGRAMMABLE CLOCK GENERATOR
Ver
Integrated Device Technology
3.3V EEPROM PROGRAMMABLE CLOCK GENERATOR
Ver
Integrated Device Technology
3.3V EEPROM PROGRAMMABLE CLOCK GENERATOR
Ver
Integrated Device Technology
3.3V EEPROM PROGRAMMABLE CLOCK GENERATOR
Ver
Integrated Device Technology
3.3V EEPROM PROGRAMMABLE CLOCK GENERATOR
Ver
Integrated Device Technology
EEPROM Programmable 3-PLL Clock Generator IC
Ver
AMI Semiconductor
EEPROM Programmable 3-PLL Clock Generator IC
Ver
Unspecified
EEPROM Programmable 3-PLL Clock Generator IC
Ver
ON Semiconductor
EEPROM Programmable 3-PLL Clock Generator IC
Ver
ON Semiconductor
Programmable Clock Generator
Ver
Integrated Device Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]