datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cirrus Logic  >>> CS2100-CP PDF

CS2100-CP Hoja de datos - Cirrus Logic

CS2100-CP image

Número de pieza
CS2100-CP

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
32 Pages

File Size
303.3 kB

Fabricante
Cirrus-Logic
Cirrus Logic Cirrus-Logic

General Description
The CS2100-CP is an extremely versatile system clocking device that utilizes a programmable phase lock loop. The CS2100-CP is based on a hybrid ana log-digital PLL architecture comprised of a unique combination of a Delta-Sigma Fractional-N Frequency Synthesizer and a Digital PLL. This architecture allows for generation of a low-jitter clock relative to an external noisy synchronization clock at frequencies as low as 50 Hz. The CS2100-CP supports both I²C and SPI for full software control.


FEATUREs
Clock Multiplier / Jitter Reduction
      – Generates a Low Jitter 6 - 75 MHz Clock from a Jittery or Intermittent 50 Hz to 30 MHz Clock Source
Highly Accurate PLL Multiplication Factor
     – Maximum Error Less Than 1 PPM in High Resolution Mode
I²C®/ SPI™ Control Port
Configurable Auxiliary Output
Flexible Sourcing of Reference Clock
     – External Oscillator or Clock Source
     – Supports Inexpensive Local Crystal
Minimal Board Space Required
    – No External Analog Loop-filter Components

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
Fractional-N Clock Multiplier
Ver
Cirrus Logic
Fractional-N Clock Multiplier ( Rev : 2008 )
Ver
Cirrus Logic
Fractional-N Clock Synthesizer & Clock Multiplier
Ver
Cirrus Logic
Fractional-N Clock Multiplier with Internal LCO ( Rev : 2008 )
Ver
Cirrus Logic
Fractional-N Clock Multiplier with Internal LCO
Ver
Cirrus Logic
Clock Multiplier
Ver
Integrated Circuit Systems
3.3V Clock Multiplier
Ver
Vaishali Semiconductor
3.3V Clock Multiplier
Ver
Vaishali Semiconductor
Clock Synchronizer and Multiplier
Ver
Integrated Circuit Systems
T1/E1 CLOCK MULTIPLIER
Ver
Integrated Device Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]