Description
The CXL5001M/P are general-purpose CMOS-CCD delay line ICs that provide 1H delay time for NTSC.
FEATUREs
• Low power consumtion 80mW (Typ.)
• Small size package (8-pin SOP, DIP)
• Low differential gain DG = 3% (Typ.)
• Input signal ampiitude 180 IRE (= 1.28Vp-p, Max.)
• Low input clock amplitude operation 150mVp-p (Min.)
• Built-in peripheral circuits (clock driver, timing generator, autobias, and output circuits)
Functions
• 680-bit CCD register
• Clock drivers
• Autobias circuit
• Sync tip clamp circuit
• Sample and hold circuit