datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C1318KV18 PDF

CY7C1318KV18 Hoja de datos - Cypress Semiconductor

CY7C1316KV18 image

Número de pieza
CY7C1318KV18

Other PDF
  no available.

PDF
DOWNLOAD     

page
32 Pages

File Size
592.5 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1316KV18, CY7C1916KV18, CY7C1318KV18, and CY7C1320KV18 are 1.8 V synchronous pipelined SRAM equipped with DDR II architecture. The DDR II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter.


FEATUREs
■ 18-Mbit density (2 M × 8, 2 M × 9, 1 M × 18, 512 K × 36)
■ 333-MHz clock for high bandwidth
■ Two-word burst for reducing address bus frequency
■ Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
    ❐ SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems
■ Synchronous internally self-timed writes
■ DDR II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to DDR-I device with 1 cycle read latency when DOFF is asserted LOW
■ 1.8 V core power supply with HSTL inputs and outputs
■ Variable drive HSTL output buffers
■ Expanded HSTL output voltage (1.4 V–VDD)
    ❐ Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ JTAG 1149.1 compatible test access port
■ Phase locked loop (PLL) for accurate data placement

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
144-Mbit DDR II SRAM Two-Word Burst Architecture
Ver
Cypress Semiconductor
18-Mb DDR-II SRAM Two-word Burst Architecture
Ver
Cypress Semiconductor
36-Mbit DDR II SRAM Two-Word Burst Architecture ( Rev : 2012 )
Ver
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2011 )
Ver
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
Ver
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
Ver
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2004 )
Ver
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
Ver
Cypress Semiconductor
36-Mbit DDR II SIO SRAM Two-Word Burst Architecture
Ver
Cypress Semiconductor
36-Mbit DDR II SIO SRAM Two-Word Burst Architecture ( Rev : 2014 )
Ver
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]