datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C1352 PDF

CY7C1352 Hoja de datos - Cypress Semiconductor

CY7C1352 image

Número de pieza
CY7C1352

Other PDF
  no available.

PDF
DOWNLOAD     

page
12 Pages

File Size
182.8 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1352 is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352 is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Read/Write transitions.The CY7C1352 is pin/functionally compatible to ZBT™ SRAMs MCM63Z819 and MT55L256L18P.


FEATUREs
• Pin compatible and functionally equivalent to ZBT™ devices MCM63Z818 and MT55L256L18P
• Supports 143-MHz bus operations with zero wait states
    — Data is transferred on every clock
• Internally self-timed output buffer control to eliminate the need to use OE
• Fully registered (inputs and outputs) for pipelined operation
• Byte Write Capability
• 256K x 18 common I/O architecture
• Single 3.3V power supply
• Fast clock-to-output times
    — 4.0 ns (for 143-MHz device)
    — 4.2 ns (for 133-MHz device)
    — 5.0 ns (for 100-MHz device)
    — 7.0 ns (for 80-MHz device)
• Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes
• Asynchronous output enable
• JEDEC-standard 100-pin TQFP package
• Burst Capability—linear or interleaved burst order
• Low standby power

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
256K x18 Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
4-Mbit (256K x 18) Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
64Kx32 Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
128Kx36 Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
128Kx36 Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
256K x 36/512K x 18 Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
256K x 36/512K x 18 Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
256K x 36/512K x 18 Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
4-Mbit (256Kx18) Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
4-Mbit (256Kx18) Pipelined SRAM with NoBL™ Architecture ( Rev : 2004 )
Ver
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]