datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C1353 PDF

CY7C1353 Hoja de datos - Cypress Semiconductor

CY7C1353 image

Número de pieza
CY7C1353

Other PDF
  no available.

PDF
DOWNLOAD     

page
13 Pages

File Size
157.8 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1353 is a 3.3V 256K by 18 Synchronous-Flow-Through Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1353 is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write-Read transitions.The CY7C1353 is pin/functionally compatible to ZBT SRAMs MCM63Z819 and MT55L256L18F.


FEATUREs
• Pin compatible and functionally equivalent to ZBT devices MCM63Z819 and MT55L256L18F
• Supports 66-MHz bus operations with zero wait states
    — Data is transferred on every clock
• Internally self-timed output buffer control to eliminate the need to use OE
• Registered inputs for Flow-Through operation
• Byte Write capability
• 256K x 18 common I/O architecture
• Single 3.3V power supply
• Fast clock-to-output times
— 11.0 ns (for 66-MHz device)
    — 12. 0 ns (for 50-MHz device)
    — 14.0 ns (for 40-MHz device)
    • Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes
• Asynchronous Output Enable
• JEDEC-standard 100 TQFP package
• Burst Capability—linear or interleaved burst order
• Low standby power

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
256Kx18 Flow-Through SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
128Kx36 Flow-Through SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
4-Mb (128K x 36) Flow-through SRAM with NoBL Architecture
Ver
Cypress Semiconductor
4-Mbit (256Kx18) Pipelined SRAM with NoBL™ Architecture ( Rev : 2004 )
Ver
Cypress Semiconductor
4-Mbit (256Kx18) Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
72-Mbit (2 M × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Ver
Cypress Semiconductor
4-Mbit (256K x 18) Flow-through SRAM with NoBL™ Architecture ( Rev : 2007 )
Ver
Cypress Semiconductor
72-Mbit (2 M × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2013 )
Ver
Cypress Semiconductor
4-Mbit (256K x 18) Flow-through SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
4-Mbit (128 K × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2013 )
Ver
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]