datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C1360C PDF

CY7C1360C Hoja de datos - Cypress Semiconductor

CY7C1360C image

Número de pieza
CY7C1360C

Other PDF
  no available.

PDF
DOWNLOAD     

page
31 Pages

File Size
412.7 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1360C/CY7C1362C SRAM integrates 262,144 x 36 and 524,288 x 18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2and CE3), Burst Control inputs (ADSC, ADSP, andADV), Write Enables (BWX, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.


FEATUREs
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200, and 166 MHz
• Registered inputs and outputs for pipelined operation
• 3.3V core power supply
• 2.5V/3.3V I/O operation
• Fast clock-to-output times
  — 2.8 ns (for 250-MHz device)
  — 3.0 ns (for 200-MHz device)
  — 3.5 ns (for 166-MHz device)
• Provide high-performance 3-1-1-1 access rate
• User-selectable burst counter supporting Intel® Pentium® interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• Single Cycle Chip Deselect
• Offered in Lead-Free 100-pin TQFP, 119-ball BGA and 165-Ball fBGA packages
• TQFP Available with 3-Chip Enable and 2-Chip Enable
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• “ZZ” Sleep Mode Option

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
9-Mbit (256K x 36/512K x 18) Pipelined SRAM
Ver
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Pipelined SRAM
Ver
Cypress Semiconductor
256K x 36/512K x 18 Pipelined SRAM
Ver
Cypress Semiconductor
256K x 36/512K x 18 Pipelined SRAM
Ver
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Pipelined SRAM ( Rev : 2004 )
Ver
Cypress Semiconductor
256K x 36/256K x 32/512K x 18 Pipelined SRAM
Ver
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Pipelined SRAM
Ver
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM
Ver
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM ( Rev : 2006 )
Ver
Cypress Semiconductor
9-Mbit (256K x 36/512K x 18) Flow-Through SRAM
Ver
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]