datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C1371D PDF

CY7C1371D(2012) Hoja de datos - Cypress Semiconductor

CY7C1371D image

Número de pieza
CY7C1371D

Other PDF
  2007   2014   2016   lastest PDF  

PDF
DOWNLOAD     

page
37 Pages

File Size
846.4 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1371D/CY7C1373D is a 3.3 V, 512 K × 36/1 M × 18 synchronous flow through burst SRAM designed specifically to support unlimited true back-to-back read/write operations with no wait state insertion. The CY7C1371D/CY7C1373D is equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive read/write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.


FEATUREs
■ No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
■ Supports up to 133-MHz bus operations with zero wait states
    ❐ Data is transferred on every clock
■ Pin-compatible and functionally equivalent to ZBT™ devices
■ Internally self-timed output buffer control to eliminate the need to use OE
■ Registered inputs for flow through operation
■ Byte write capability
■ 3.3 V/2.5 V I/O power supply (VDDQ)
■ Fast clock-to-output times
    ❐ 6.5 ns (for 133-MHz device)
■ Clock enable (CEN) pin to enable clock and suspend operation
■ Synchronous self-timed writes
■ Asynchronous output enable
■ Available in JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non Pb-free 119-ball BGA, and 165-ball FBGA packages
■ Three chip enables for simple depth expansion
■ Automatic power-down feature available using ZZ mode or CE deselect
■ IEEE 1149.1 JTAG-compatible boundary scan
■ Burst capability – linear or interleaved burst order
■ Low standby power

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
18-Mbit (512 K × 36/1 M × 18) Flow-Through SRAM ( Rev : 2013 )
Ver
Cypress Semiconductor
18 Mbit (512 K × 36/1 M × 18) Flow Through SRAM ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18/512 K × 72) Flow-Through SRAM ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18/512 K × 72) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36) Flow-Through SRAM ( Rev : 2013 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18) Pipelined SRAM with NoBL™ Architecture ( Rev : 2011 )
Ver
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM ( Rev : 2004 )
Ver
Cypress Semiconductor
4-Mbit (256 K × 18) Flow-Through Sync SRAM ( Rev : 2013 )
Ver
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
Ver
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]