datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C1464AV25 PDF

CY7C1464AV25(2004) Hoja de datos - Cypress Semiconductor

CY7C1460AV25 image

Número de pieza
CY7C1464AV25

Other PDF
  lastest PDF  

PDF
DOWNLOAD     

page
27 Pages

File Size
374.8 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1460AV25/CY7C1462AV25/CY7C1464AV25 are 2.5V, 1-Mbit x 36/2-Mbit x 18/Synchronous pipelined burst SRAMs with No Bus Latency™ (NoBL™) logic, respectively. They are designed to support unlimited true back-to-back Read/Write operations with no wait states. The CY7C1460AV25/CY7C1462AV25/CY7C1464AV25 are equipped with the advanced (NoBL) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data in systems that require frequent Write/Read transitions. The CY7C1460AV25/ CY7C1462AV25/ CY7C1464AV25 are pin-compatible and functionally equivalent to ZBT devices.


FEATUREs
• Pin-compatible and functionally equivalent to ZBT™
• Supports 250-MHz bus operations with zero wait states
   — Available speed grades are 250, 200 and 167 MHz
• Internally self-timed output buffer control to eliminate the need to use asynchronous OE
• Fully registered (inputs and outputs) for pipelined operation
• Byte Write capability
• Single 2.5V power supply
• 2.5V/1.8V I/O operation
• Fast clock-to-output times
   — 2.6 ns (for 250-MHz device)
   — 3.2 ns (for 200-MHz device)
   — 3.4 ns (for 167-MHz device)
• Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes
• CY7C1460AV25 and CY7C1462AV25 available in
   lead-free 100 TQFP and 165 fBGA packages
   CY7C1464AV25 available in 209-Ball fBGA package
• IEEE 1149.1 JTAG Boundary Scan
• Burst capability—linear or interleaved burst order
• “ZZ” Sleep Mode option and Stop Clock option

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL™ Architecture ( Rev : 2004 )
Ver
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL™ Architecture
Ver
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM ( Rev : 2005 )
Ver
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM
Ver
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM
Ver
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Pipelined SRAM ( Rev : 2004 )
Ver
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Pipelined SRAM
Ver
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
Ver
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]