datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C1486BV25 PDF

CY7C1486BV25(2011) Hoja de datos - Cypress Semiconductor

CY7C1480BV25 image

Número de pieza
CY7C1486BV25

Other PDF
  lastest PDF  

PDF
DOWNLOAD     

page
34 Pages

File Size
857.1 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1480BV25/CY7C1482BV25/CY7C1486BV25[1] SRAM integrates 2 M × 36/4 M × 18/1 M × 72 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2 and CE3), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BWX, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.


FEATUREs
■ Supports bus operation up to 250 MHz
■ Available speed grades are 250, 200, and 167 MHz
■ Registered inputs and outputs for pipelined operation
■ 2.5-V core power supply
■ 2.5-V I/O operation
■ Fast clock-to-output time
   ❐ 3.0 ns (for 250 MHz device)
■ Provide high performance 3-1-1-1 access rate
■ User selectable burst counter supporting Intel® Pentium® interleaved or linear burst sequences
■ Separate processor and controller address strobes
■ Synchronous self timed writes
■ Asynchronous output enable
■ Single cycle chip deselect
■ CY7C1480BV25, CY7C1482BV25 available in
   JEDEC-standard Pb-free 100-pin thin quad flat pack (TQFP),
   Pb-free and non Pb-free 165-ball fine-pitch ball grid array
   (FBGA) package. CY7C1486BV25 available in Pb-free and
   non-Pb-free 209-ball FBGA package
■ IEEE 1149.1 JTAG-Compatible Boundary Scan
■ “ZZ” sleep mode option

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
72-Mbit (2 M × 36/4 M × 18/1 M × 72) Pipelined Sync SRAM
Ver
Cypress Semiconductor
72-Mbit (2 M × 36/4 M × 18/1 M × 72) Pipelined Sync SRAM ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18/512 K × 72) Flow-Through SRAM ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36) Pipelined Sync SRAM ( Rev : 2012 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18) Pipelined SRAM with NoBL™ Architecture ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18/512 K × 72) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit (1 M × 36/2 M × 18) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Ver
Cypress Semiconductor
72-Mbit (2 M × 36) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2012 )
Ver
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
Ver
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM ( Rev : 2007 )
Ver
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]