datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C451-20JC PDF

CY7C451-20JC Hoja de datos - Cypress Semiconductor

CY7C451 image

Número de pieza
CY7C451-20JC

Other PDF
  no available.

PDF
DOWNLOAD     

page
24 Pages

File Size
348.9 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C451, CY7C453, and CY7C454 are high-speed, low-power, first-in first-out (FIFO) memories with clocked read and write interfaces. Both FIFOs are 9 bits wide. The CY7C451 has a 512-word by 9-bit memory array, the CY7C453 has a 2048-word by 9-bit memory array, and the CY7C454 has a 4096-word by 9-bit memory array. Devices can be cascaded to increase FIFO depth. Programmable features include Almost Full/Empty flags and generation/checking of parity. These FIFOs provide solutions for a wide variety of data buffering needs, including high-speed data acquisition, multiprocessor interfaces, and communications buffering.


FEATUREs
• High-speed, low-power, first-in first-out (FIFO) memories
• 512 x 9 (CY7C451)
• 2,048 x 9 (CY7C453)
• 4,096 x 9 (CY7C454)
• 0.65 micron CMOS for optimum speed/power
• High-speed 83-MHz operation (12 ns read/write cycle time)
• Low power — ICC=70 mA
• Fully asynchronous and simultaneous read and write operation
• Empty, Full, Half Full, and programmable Almost Empty and Almost Full status flags
• TTL compatible
• Retransmit function
• Parity generation/checking
• Output Enable (OE) pins
• Independent read and write enable pins
• Center power and ground pins for reduced noise
• Supports free-running 50% duty cycle clock inputs
• Width Expansion Capability
• Depth Expansion Capability
• Available in PLCC packages

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
512 x 18, 1K x 18, and 2K x 18 Cascadable Clocked FIFOs with Programmable Flags
Ver
Cypress Semiconductor
Clocked 512 x 9, 2K x 9 FIFOs
Ver
Cypress Semiconductor
Asynchronous, Cascadable 8K/16K/32K/64K x9 FIFOs
Ver
Cypress Semiconductor
Cascadable IF VGAs with Programmable RMS Detectors ( Rev : RevB )
Ver
Analog Devices
Cascadable IF VGAs with Programmable RMS Detectors
Ver
Analog Devices
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH FIFOs
Ver
Hynix Semiconductor
Dual Clocked Latch
Ver
Motorola => Freescale
Quad Comparator Clocked
Ver
Aeroflex Corporation
Clocked Laser Driver
Ver
Agere -> LSI Corporation
CMOS Clocked FIFO With Bus Matching and Byte Swapping 64 x 36
Ver
Integrated Device Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]