datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Elpida Memory, Inc  >>> EBE10RD4AGFA-5C-E PDF

EBE10RD4AGFA-5C-E Hoja de datos - Elpida Memory, Inc

EBE10RD4AGFA image

Número de pieza
EBE10RD4AGFA-5C-E

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
23 Pages

File Size
149.1 kB

Fabricante
Elpida
Elpida Memory, Inc Elpida

Description
The EBE10RD4AGFA is a 128M words × 72 bits, 1 rank DDR2 SDRAM Module, mounting 18 pieces of DDR2 SDRAM sealed in FBGA (µBGA) package. Read and write operations are performed at the cross points of the CK and the /CK. This high-speed data transfer is realized by the 4bits prefetch-pipelined architecture. Data strobe (DQS and /DQS) both for read and write are available for high speed and reliable data bus design. By setting extended mode register, the on-chip Delay Locked Loop (DLL) can be set enable or disable. This module provides high density mounting without utilizing surface mount technology. Decoupling capacitors are mounted beside each FBGA (µBGA) on the module board.


FEATUREs
• 240-pin socket type dual in line memory module (DIMM)
 - PCB height: 30.0mm
 - Lead pitch: 1.0mm
 - Lead-free (RoHS compliant)
• Power supply: VDD = 1.8V ± 0.1V
• Data rate: 667Mbps/533Mbps/400Mbps (max.)
• SSTL_18 compatible I/O
• Double-data-rate architecture: two data transfers per clock cycle
• Bi-directional, data strobe (DQS and /DQS) is transmitted /received with data, to be used in capturing data at the receiver
• DQS is edge aligned with data for READs; center aligned with data for WRITEs
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DQS transitions with CK transitions
• Commands entered on each positive CK edge; data referenced to both edges of DQS
• Four internal banks for concurrent operation (components)
• Burst length: 4, 8
• /CAS latency (CL): 3, 4, 5
• Auto precharge option for each burst access
• Auto refresh and self refresh modes
• Average refresh period
 - 7.8µs at 0°C ≤ TC ≤ +85°C
 - 3.9µs at +85°C < TC ≤ +95°C
• Posted CAS by programmable additive latency for better command and data bus efficiency
• Off-Chip-Driver Impedance Adjustment and On-Die Termination for better signal quality
• /DQS can be disabled for single-ended Data Strobe operation
• 1 piece of PLL clock driver, 2 pieces of register driver and 1 piece of serial EEPROM (2k bits EEPROM) for Presence Detect (PD)

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
1GB Registered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc
1GB Unbuffered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc
1GB Unbuffered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc
1GB Unbuffered DDR2 SDRAM DIMM
Ver
Elpida Memory, Inc

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]