datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Elpida Memory, Inc  >>> EDE1108AJBG-1 PDF

EDE1108AJBG-1 Hoja de datos - Elpida Memory, Inc

EDE1108AJBG-1 image

Número de pieza
EDE1108AJBG-1

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
74 Pages

File Size
528.1 kB

Fabricante
Elpida
Elpida Memory, Inc Elpida

Features
• Double-data-rate architecture; two data transfers per clock cycle
• The high-speed data transfer is realized by the 4 bits prefetch pipelined architecture
• Bi-directional differential data strobe (DQS and /DQS) is transmitted/received with data for capturing data at
the receiver
• DQS is edge-aligned with data for READs; center aligned with data for WRITEs
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DQS transitions with CK transitions
• Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
• Data mask (DM) for write data
• Posted /CAS by programmable additive latency for better command and data bus efficiency
• Programmable RDQS, /RDQS output for making × 8 organization compatible to × 4 organization
• /DQS, (/RDQS) can be disabled for single-ended Data Strobe operation
• Off-Chip Driver (OCD) impedance adjustment is not supported.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
1G bits DDR2 SDRAM
Ver
Elpida Memory, Inc
1G bits DDR2 SDRAM
Ver
Elpida Memory, Inc
256Mb DDR2 SDRAM
Ver
Hynix Semiconductor
1Gb DDR2 SDRAM
Ver
Hynix Semiconductor
1Gb DDR2 SDRAM
Ver
Hynix Semiconductor
1Gb DDR2 SDRAM
Ver
Hynix Semiconductor
1Gb DDR2 SDRAM
Ver
Hynix Semiconductor
1G bits DDR3 SDRAM, organized as 8,388,608 words x 8 banks x 16 bits.
Ver
Winbond
256M bits SDRAM
Ver
Elpida Memory, Inc
128M bits SDRAM
Ver
Elpida Memory, Inc

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]