datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Integrated Device Technology  >>> IDT72T4098 PDF

IDT72T4098 Hoja de datos - Integrated Device Technology

IDT72T40108 image

Número de pieza
IDT72T4098

Other PDF
  no available.

PDF
DOWNLOAD     

page
52 Pages

File Size
450.8 kB

Fabricante
IDT
Integrated Device Technology IDT

DESCRIPTION
The IDT72T4088/72T4098/72T40108/72T40118 are exceptionally deep, extremely high speed, CMOS First-In-First-Out (FIFO) memories with the ability to read and write data on both rising and falling edges of clock. The device has a flexible x40/x20/x10 Bus-Matching mode and the option to select single or double data rates for input and output ports. These FIFOs offer several key user benefits:
   • Flexible x40/x20/x10 Bus-Matching on both read and write ports
   • Ability to read and write on both rising and falling edges of a clock
   • User selectable Single or Double Data Rate of input and output ports
   • A user selectable MARK location for retransmit
   • User selectable I/O structure for HSTL or LVTTL
   • The first word data latency period, from the time the first word is written to an empty FIFO to the time it can be read, is fixed and short.
   • High density offerings up to 5Mbit
   • 10Gbps throughput


FEATURES
• Choose among the following memory organizations:
   IDT72T4088 ― 16,384 x 40
   IDT72T4098 ― 32,768 x 40
   IDT72T40108 ― 65,536 x 40
   IDT72T40118 ― 131,072 x 40
• Up to 250MHz operating frequency or 10Gbps throughput in SDR mode
• Up to 110MHz operating frequency or 10Gbps throughput in DDR mode
• Users selectable input port to output port data rates, 500Mb/s Data Rate
   -DDR to DDR
   -DDR to SDR
   -SDR to DDR
   -SDR to SDR
• User selectable HSTL or LVTTL I/Os
• Read Enable & Read Clock Echo outputs aid high speed operation
• 2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
• 3.3V Input tolerant
• Mark & Retransmit, resets read pointer to user marked position
• Write Chip Select (WCS) input enables/disables Write Operations
• Read Chip Select (RCS) synchronous to RCLK
• Programmable Almost-Empty and Almost-Full flags, each flag can default to one of four preselected offsets
• Dedicated serial clock input for serial programming of flag offsets
• User selectable input and output port bus sizing
   -x40 in to x40 out
   -x40 in to x20 out
   -x40 in to x10 out
   -x20 in to x40 out
   -x10 in to x40 out
• Auto power down minimizes standby power consumption
• Master Reset clears entire FIFO
• Partial Reset clears data, but retains programmable settings
• Empty and Full flags signal FIFO status
• Select IDT Standard timing (using EF and FF flags) or First Word Fall Through timing (using OR and IR flags)
• Output enable puts data outputs into High-Impedance state
• JTAG port, provided for Boundary Scan function
• 208 Ball Grid array (PBGA), 17mm x 17mm, 1mm pitch
• Easily expandable in depth and width
• Independent Read and Write Clocks (permit reading and writing simultaneously)
• High-performance submicron CMOS technology
• Industrial temperature range (-40°C to +85°C) is available

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
2.5 VOLT HIGH-SPEED TeraSync™ DDR/SDR FIFO 20-BIT/10-BIT CONFIGURATION
Ver
Integrated Device Technology
2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 36-BIT CONFIGURATIONS ( Rev : 2009 )
Ver
Integrated Device Technology
2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 36-BIT CONFIGURATIONS
Ver
Integrated Device Technology
(IDT72T72xxx) 2.5 VOLT HIGH-SPEED TeraSyncTM FIFO 72-BIT CONFIGURATIONS
Ver
Integrated Device Technology
HIGH PERFORMANCE 2.5 VOLT 256 Mbit DDR SDRAM
Ver
Mosel Vitelic Corporation
DDR SDRAM Buffer with 4 DDR or 3 SDR/2 DDR DIMMS
Ver
PhaseLink Corporation
DDR SDRAM Buffer with 5 DDR or 3 SDR/3 DDR DIMMS
Ver
PhaseLink Corporation
4M-Bit High Speed FIFO Field Memory
Ver
AverLogic Technologies Inc
2.5 VOLT 8M x 64 HIGH PERFORMANCE UNBUFFERED DDR SDRAM MODULE
Ver
Mosel Vitelic Corporation
2.5 VOLT 64M x 64 HIGH PERFORMANCE UNBUFFERED DDR SDRAM MODULE
Ver
Mosel Vitelic Corporation

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]