datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Integrated Silicon Solution  >>> IS61NVP102418 PDF

IS61NVP102418 Hoja de datos - Integrated Silicon Solution

IS61NLP102418-200B3 image

Número de pieza
IS61NVP102418

Other PDF
  no available.

PDF
DOWNLOAD     

page
35 Pages

File Size
264.3 kB

Fabricante
ISSI
Integrated Silicon Solution ISSI

DESCRIPTION
The 18 Meg NLP/NVP product family feature high-speed, low-power synchronous static RAMs designed to provide a burstable, high-performance, no wait state, device for networking and communications applications. They are organized as 256K words by 72 bits, 512K words by 36 bits and 1M words by 18 bits, fabricated with ISSIs advanced CMOS technology.


FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single R/W (Read/Write) control pin
• Clock controlled, registered address, data and control
• Interleaved or linear burst sequence control using MODE input
• Three chip enables for simple depth expansion and address pipelining
• Power Down mode
• Common data inputs and data outputs
• CKE pin to enable clock and suspend operation
• JEDEC 100-pin TQFP, 165-ball PBGA and 209- ball (x72) PBGA packages
• Power supply:
    NVP: VDD 2.5V (± 5%), VDDQ 2.5V (± 5%)
    NLP: VDD 3.3V (± 5%), VDDQ 3.3V/2.5V (± 5%)
• JTAG Boundary Scan for PBGA packages
• Industrial temperature available
• Lead-free available

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
256K x 72 and 512K x 36, 18Mb PIPELINE 'NO WAIT' STATE BUS SRAM
Ver
Integrated Silicon Solution
256K x 32, 256K x 36 and 512K x 18 PIPELINE 'NO WAIT' STATE BUS SRAM
Ver
Integrated Silicon Solution
256K x 36 and 512K x 18 9Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
Ver
Integrated Silicon Solution
256K x 32, 256K x 36 and 512K x 18 PIPELINE 'NO WAIT' STATE BUS SRAM ( Rev : 2001 )
Ver
Integrated Silicon Solution
256K x 32, 256K x 36 and 512K x 18 PIPELINE 'NO WAIT' STATE BUS SRAM
Ver
Integrated Silicon Solution
128K x 32, 128K x 36 and 256K x 18 PIPELINE 'NO WAIT' STATE BUS SRAM
Ver
Integrated Silicon Solution
256K x 32, 256K x 36 and 512K x 18 FLOW-THROUGH 'NO WAIT' STATE BUS SRAM
Ver
Integrated Silicon Solution
128K x 32, 128K x 36, and 256K x 18 4Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
Ver
Integrated Silicon Solution
128K x 32, 128K x 36, and 256K x 18 4Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
Ver
Integrated Silicon Solution
1Mb x 36 and 2Mb x 18 36Mb, PIPELINE 'NO WAIT' STATE BUS SRAM
Ver
Integrated Silicon Solution

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]