datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Samsung  >>> K4H280438B PDF

K4H280438B Hoja de datos - Samsung

K4H280438B image

Número de pieza
K4H280438B

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
53 Pages

File Size
528.9 kB

Fabricante
Samsung
Samsung Samsung

Key Features
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
   -. Read latency 2, 2.5 (clock)
   -. Burst length (2, 4, 8)
   -. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
4Mx32  128Mb DDR SDRAM
Ver
Integrated Silicon Solution
128Mb L-die DDR SDRAM
Ver
Samsung
4Mx32, 8Mx16 128Mb DDR SDRAM
Ver
Integrated Silicon Solution
128MB – 16Mx72 DDR SDRAM UNBUFFERED
Ver
White Electronic Designs Corporation
128MB - 16Mx64 DDR SDRAM UNBUFFERED
Ver
White Electronic Designs Corporation
128MB- 16Mx64 DDR SDRAM UNBUFFERED W/PLL
Ver
White Electronic Designs Corporation
128Mb SDRAM Specification
Ver
Vanguard International Semiconductor
128Mb SDRAM Specification
Ver
Vanguard International Semiconductor
128MB SDRAM S.O.DIMM
Ver
Elpida Memory, Inc
128MB- 16Mx64 SDRAM, UNBUFFERED
Ver
White Electronic Designs Corporation

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]