datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Lattice Semiconductor  >>> LCMXO640E-5T144I PDF

LCMXO640E-5T144I Hoja de datos - Lattice Semiconductor

LCMXO1200 image

Número de pieza
LCMXO640E-5T144I

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
95 Pages

File Size
875.8 kB

Fabricante
Lattice
Lattice Semiconductor Lattice

Introduction
The MachXO is optimized to meet the requirements of applications traditionally addressed by CPLDs and low capacity FPGAs: glue logic, bus bridging, bus interfacing, power-up control, and control logic. These devices bring together the best features of CPLD and FPGA devices on a single chip.


FEATUREs
■ Non-volatile, Infinitely Reconfigurable
   • Instant-on – powers up in microseconds
   • Single chip, no external configuration memory
      required
   • Excellent design security, no bit stream to
      intercept
   • Reconfigure SRAM based logic in milliseconds
   • SRAM and non-volatile memory programmable
      through JTAG port
   • Supports background programming of
      non-volatile memory
■ Sleep Mode
   • Allows up to 100x static current reduction
■ TransFR™ Reconfiguration (TFR)
   • In-field logic update while system operates
■ High I/O to Logic Density
   • 256 to 2280 LUT4s
   • 73 to 271 I/Os with extensive package options
   • Density migration supported
   • Lead free/RoHS compliant packaging
■ Embedded and Distributed Memory
   • Up to 27.6 Kbits sysMEM™ Embedded Block
      RAM
   • Up to 7.5 Kbits distributed RAM
   • Dedicated FIFO control logic
■ Flexible I/O Buffer
   • Programmable sysIO™ buffer supports wide
      range of interfaces:
      − LVCMOS 3.3/2.5/1.8/1.5/1.2
      − LVTTL
      − PCI
      − LVDS, Bus-LVDS, LVPECL, RSDS
■ sysCLOCK™ PLLs
   • Up to two analog PLLs per device
   • Clock multiply, divide, and phase shifting
■ System Level Support
   • IEEE Standard 1149.1 Boundary Scan
   • Onboard oscillator
   • Devices operate with 3.3V, 2.5V, 1.8V or 1.2V
      power supply
   • IEEE 1532 compliant in-system programming

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
MPC5510 Microcontroller Family Data Sheet
Ver
NXP Semiconductors.
LatticeECP/EC Family Data Sheet
Ver
Lattice Semiconductor
MPC5510 Microcontroller Family Data Sheet ( Rev : 2008 )
Ver
Freescale Semiconductor
MPC5510 Microcontroller Family Data Sheet
Ver
Freescale Semiconductor
LatticeECP3 Family Data Sheet Introduction
Ver
Lattice Semiconductor
K60 Sub-Family Data Sheet
Ver
Freescale Semiconductor
K53 Sub-Family Data Sheet
Ver
NXP Semiconductors.
K52 Sub-Family Data Sheet
Ver
NXP Semiconductors.
K20 Sub-Family Data Sheet
Ver
NXP Semiconductors.
K20 Sub-Family Data Sheet ( Rev : 2010 )
Ver
Freescale Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]