datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Lattice Semiconductor  >>> LFECP10E-3F900C PDF

LFECP10E-3F900C Hoja de datos - Lattice Semiconductor

LFEC10E-3F900C image

Número de pieza
LFECP10E-3F900C

Other PDF
  no available.

PDF
DOWNLOAD     

page
117 Pages

File Size
468 kB

Fabricante
Lattice
Lattice Semiconductor Lattice

Introduction
The LatticeECP/EC family of FPGA devices has been optimized to deliver mainstream FPGA features at low cost. For maximum performance and value, the LatticeECP (EConomy Plus) FPGA concept combines an efficient FPGA fabric with high-speed dedicated functions. Lattice’s first family to implement this approach is the LatticeECP-DSP (EConomy Plus DSP) family, providing dedicated high-performance DSP blocks on-chip. The LatticeEC™ (EConomy) family supports all the general purpose features of LatticeECP devices without dedicated function blocks to achieve lower cost solutions.


FEATUREs
■ Extensive Density and Package Options
   • 1.5K to 41K LUT4s
   • 65 to 576 I/Os
   • Density migration supported
■ sysDSP™ Block (LatticeECP™ Versions)
   • High performance multiply and accumulate
   • 4 to 10 blocks
      − 4 to 10 36x36 multipliers or
      – 16 to 40 18x18 multipliers or
      − 32 to 80 9x9 multipliers
■ Embedded and Distributed Memory
   • 18 Kbits to 645 Kbits sysMEM™ Embedded Block RAM (EBR)
   • Up to 163 Kbits distributed RAM
   • Flexible memory resources:
      − Distributed and block memory
■ Flexible I/O Buffer
   • Programmable sysIO™ buffer supports wide range of interfaces:
      − LVCMOS 3.3/2.5/1.8/1.5/1.2
      − LVTTL
      − SSTL 3/2 Class I, II, SSTL18 Class I
      − HSTL 18 Class I, II, III, HSTL15 Class I, III
      − PCI
      − LVDS, Bus-LVDS, LVPECL, RSDS
■ Dedicated DDR Memory Support
   • Implements interface up to DDR400 (200MHz)
■ sysCLOCK™ PLLs
   • Up to 4 analog PLLs per device
   • Clock multiply, divide and phase shifting
■ System Level Support
   • IEEE Standard 1149.1 Boundary Scan, plus ispTRACY™ internal logic analyzer capability
   • SPI boot flash interface
   • 1.2V power supply
■ Low Cost FPGA
   • Features optimized for mainstream applications
   • Low cost TQFP and PQFP packaging

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
LatticeECP/EC Family Data Sheet
Ver
Lattice Semiconductor
LatticeECP3 Family Data Sheet Introduction
Ver
Lattice Semiconductor
LatticeSC/M Family Data Sheet Introduction
Ver
Lattice Semiconductor
MachXO Family Data Sheet
Ver
Lattice Semiconductor
MPC5510 Microcontroller Family Data Sheet
Ver
NXP Semiconductors.
MPC5510 Microcontroller Family Data Sheet ( Rev : 2008 )
Ver
Freescale Semiconductor
MPC5510 Microcontroller Family Data Sheet
Ver
Freescale Semiconductor
K60 Sub-Family Data Sheet
Ver
Freescale Semiconductor
K53 Sub-Family Data Sheet
Ver
NXP Semiconductors.
K52 Sub-Family Data Sheet
Ver
NXP Semiconductors.

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]