datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Integrated Circuit Systems  >>> M1025 PDF

M1025 Hoja de datos - Integrated Circuit Systems

M1025 image

Número de pieza
M1025

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
14 Pages

File Size
310.5 kB

Fabricante
ICST
Integrated Circuit Systems ICST

GENERAL DESCRIPTION
The M1025/26 is a VCSO (Voltage Controlled SAW Oscillator) based clock jitter attenuator PLL designed for clock jitter attenuation and frequency translation. The device is ideal for generating the transmit reference clock for optical network systems supporting up to 2.5Gb data rates. It can serve to jitter attenuate a stratum reference clock or a recovered clock in loop timing mode. The M1025/26 module includes a proprietary SAW (surface acoustic wave) delay line as part of the VCSO. This results in a high frequency, high-Q, low phase noise oscillator that assures low intrinsic output jitter.


FEATURES
◆ Integrated SAW delay line; low phase jitter of < 0.5ps rms, typical (12kHz to 20MHz)
◆ Output frequencies of 62.5 to 175 MHz (Specify VCSO output frequency at time of order)
◆ LVPECL clock output (CML and LVDS options available)
◆ Reference clock inputs support differential LVDS, LVPECL, as well as single-ended LVCMOS, LVTTL
◆ Loss of Lock (LOL) output pin; Narrow Bandwidth control input (NBW pin)
◆ AutoSwitch (AUTO pin) - automatic (non-revertive) reference clock reselection upon clock failure
◆ Acknowledge pin (REF_ACK pin) indicates the actively selected reference input
◆ Hitless Switching (HS) options with or without Phase Build-out (PBO) to enable SONET (GR-253) /SDH (G.813) MTIE and TDEV compliance during reselection
◆ Pin-selectable feedback and reference divider ratios
◆ Single 3.3V power supply
◆ Small 9 x 9 mm SMT (surface mount) package

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
VCSO BASED FEC CLOCK PLL
Ver
Integrated Circuit Systems
VCSO BASED FEC CLOCK PLL WITH HITLESS SWITCHING
Ver
Integrated Circuit Systems
VCSO BASED FEC CLOCK PLL / HITLESS SWITCHING OPTION
Ver
Integrated Circuit Systems
VCSO BASED GBE CLOCK GENERATOR
Ver
Integrated Circuit Systems
ROM-Based 3-PLL Clock Generator ICROM-Based 3-PLL Clock Generator IC ( Rev : 2000 )
Ver
AMI Semiconductor
ROM-Based 3-PLL Clock Generator IC
Ver
AMI Semiconductor
LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)
Ver
Integrated Device Technology
3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER
Ver
Integrated Device Technology
3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
Ver
Integrated Device Technology
VCSO
Ver
Kyocera Kinseki Corpotation

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]