datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Elpida Memory, Inc  >>> M2V64S50ETP PDF

M2V64S50ETP Hoja de datos - Elpida Memory, Inc

M2V64S50ETP image

Número de pieza
M2V64S50ETP

Other PDF
  no available.

PDF
DOWNLOAD     

page
49 Pages

File Size
692.7 kB

Fabricante
Elpida
Elpida Memory, Inc Elpida

DESCRIPTION
   M2V64S50ETP is a 4-bank x 524,288-word x 32-bit, synchronous DRAM, with LVTTL interface. All inputs and outputs are referenced to the rising edge of CLK. The M2V64S50ETP achieve very high speed data rate up to 100MHz (-7) , 133MHz (-6), 166MHz(-5), and are suitable for digital consumer products or graphic memory in computer systems.


FEATURES
- Single 3.3v + 0.3V power supply
- Max. Clock frequency -5:PC166<3-3-3> / -6:PC133<3-3-3> / -7:PC100<2-2-2>
- Fully Synchronous operation referenced to clock rising edge
- Single Data Rate
- 4 bank operation controlled by BA0, BA1 (Bank Address)
- /CAS latency- 2/3 (programmable)
- Burst length- 1/2/4/8/full page (programmable)
- Burst type- sequential / interleave (programmable)
- Random column access
- Auto precharge / All bank precharge controlled by A10
- Auto refresh and Self refresh
- 4096 refresh cycles /64ms (4 banks concurrent refresh) (x32)
- Address Input,
   Row address A0-10 / Column address A0-7 (x32)
- LVTTL Interface
- Package type,
   M2V64S50ETP: 0.5mm lead pitch 86-pin TSOP(II) (x32)
-Low Power for the Self Refresh Current
   Low Power Version : ICC6 < 500uA (-5L, -6L, -7L)


Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]