datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  PhaseLink Corporation  >>> P102-03SCL PDF

P102-03SCL Hoja de datos - PhaseLink Corporation

P102-03SC image

Número de pieza
P102-03SCL

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
6 Pages

File Size
202 kB

Fabricante
PLL
PhaseLink Corporation PLL

DESCRIPTION

The PLL102-03 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in an 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.


FEATURES

• Frequency range 75 ~ 180MHz.

• Internal phase locked loop will allow spread 

   spectrum modulation on reference clock to pass to the

   outputs (up to 100kHz SST modulation).

• Zero input - output delay.

• Less than 700 ps device - device skew.

• Less than 250 ps skew between outputs.

• Less than 150 ps cycle - cycle jitter.

• Output Enable function tri-state outputs.

• 3.3V operation.

• Available in 8-Pin 150mil SOIC GREEN package.


Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]