datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Zarlink Semiconductor Inc  >>> PDSP16116 PDF

PDSP16116 Hoja de datos - Zarlink Semiconductor Inc

PDSP16116 image

Número de pieza
PDSP16116

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
18 Pages

File Size
141.3 kB

Fabricante
ZARLINK
Zarlink Semiconductor Inc ZARLINK

The PDSP16116A will multiply two complex (16 + 16) bit words every 50ns and can be configured to output the complete complex (32 + 32) bit result within a single cycle. The data format is fractional twos complement.


FEATURES
■ Complex Number (16 + 16) X (16 + 16) Multiplication
■ Full 32 bit Result
■ 20MHz Clock Rate
■ Block Floating Point FFT Butterfly Support
■ -1 times -1 Trap
■ Twos Complement Fractional Arithmetic
■ TTL Compatible I/O
■ Complex Conjugation
■ 2 Cycle Fall Through
■ 144 pin PGA or QFP packages


APPLICATION
■ Fast Fourier Transforms
■ Digital Filtering
■ Radar and Sonar Processing
■ Instrumentation
■ Image Processing

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
16 by 16 Bit Complex Multiplier
Ver
Zarlink Semiconductor Inc
16 X 16 Bit Complex Multiplier
Ver
Mitel Networks
16 X 16 Bit Complex Multiplier
Ver
Mitel Networks
16 X 12 BIT COMPLEX MULTIPLIER
Ver
Zarlink Semiconductor Inc
16 x 16-bit Parallel multiplier
Ver
LOGIC Devices Incorporated
16 x 16-bit Multiplier-Accumulator
Ver
LOGIC Devices
16 x 16-bit Parallel Multiplier
Ver
LOGIC Devices
16 x 16-bit Parallel multiplier
Ver
LOGIC Devices
16 x 16-bit Parallel Multiplier
Ver
LOGIC Devices Incorporated
16 x 16-Bit CMOS Parallel Multiplier
Ver
Intersil

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]