datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Infineon Technologies  >>> PEB20525 PDF

PEB20525 Hoja de datos - Infineon Technologies

PEB20525 image

Número de pieza
PEB20525

Other PDF
  no available.

PDF
DOWNLOAD     

page
252 Pages

File Size
2 MB

Fabricante
Infineon
Infineon Technologies Infineon

Introduction
The SEROCCO-H is a Serial Communication Controller with two independent serial channels1). The serial channels are derived from updated protocol logic of the ESCC and DSCC4 device family providing a large set of protocol support and variety in serial interface configuration. This allows easy integration to different environments and applications.


FEATUREs
Serial communication controllers (SCCs)
• Two independent channels
• Full duplex data rates on each channel of up to 12.5 Mbit/s sync - 2 Mbit/s with DPLL
• 64 Bytes deep receive FIFO per SCC
• 64 Bytes deep transmit FIFO per SCC

Serial Interface
• On-chip clock generation or external clock sources
• On-chip DPLLs for clock recovery
• Baud rate generator
• Clock gating signals
• Clock gapping capability
• Programmable time-slot capability for connection to TDM interfaces (e.g. T1, E1)
• NRZ, NRZI, FM and Manchester data encoding
• Optional data flow control using modem control lines (RTS, CTS, CD)
• Support of bus configuration by collision detection and resolution

Bit Processor Functions
• HDLC/SDLC Protocol Modes
    – Automatic flag detection and transmission
    – Shared opening and closing flag
    – Generation of interframe-time fill ’1’s or flags
    – Detection of receive line status
    – Zero bit insertion and deletion
    – CRC generation and checking (CRC-CCITT or CRC-32)
    – Transparent CRC option per channel and/or per frame
    – Programmable Preamble (8 bit) with selectable repetition rate
    – Error detection (abort, long frame, CRC error, short frames)
• Bit Synchronous PPP Mode
    – Bit oriented transmission of HDLC frame (flag, data, CRC, flag)
    – Zero bit insertion/deletion
    – 15 consecutive ’1’ bits abort sequence
• Octet Synchronous PPP Mode
    – Octet oriented transmission of HDLC frame (flag, data, CRC, flag)
    – Programmable character map of 32 hard-wired characters (00H-1FH)
    – Four programmable characters for additional mapping
    – Insertion/deletion of control-escape character (7DH) for mapped characters
• Extended Transparent Mode
    – Fully bit transparent (no framing, no bit manipulation)
    – Octet-aligned transmission and reception
• Protocol and Mode Independent
    – Data bit inversion
    – Data overflow and underrun detection
    – Timer
(Continue ...)

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
2 Channel Serial Optimized Communication Controller for HDLC/PPP
Ver
Infineon Technologies
2 Channel Serial Optimized Communication Controller
Ver
Infineon Technologies
2 Channel Serial Optimized Communication Controller with DMA
Ver
Infineon Technologies
ICs for Communications Enhanced Serial Communication Controller
Ver
Siemens AG
Zilog SCC Serial Communication Controller
Ver
Zilog
2048 Channel HDLC/ATM Controller
Ver
Vitesse Semiconductor
Multichannel Network Interface Controller for HDLC
Ver
Infineon Technologies
Transceiver for serial data communication
Ver
Philips Electronics
Multichannel Network Interface Controller for HDLC MUNICH32X
Ver
Siemens AG
MUNICH32X Multichannel Network Interface Controller for HDLC
Ver
Infineon Technologies

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]