datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  PMC-Sierra  >>> PM5316 PDF

PM5316(V2) Hoja de datos - PMC-Sierra

PM5316 image

Número de pieza
PM5316

Other PDF
  lastest PDF  

PDF
DOWNLOAD     

page
2 Pages

File Size
28.8 kB

Fabricante
PMC-Sierra
PMC-Sierra PMC-Sierra

FEATURES
• Monolithic four channel SONET/SDH Payload Extractor/Aligner for use in STS-3 (STM-1/AU-3) or STS-3c (STM-1/AU-4) interface applications, operating at serial interface speeds of 155.52 Mbit/s.
• Provides integrated clock recovery and clock synthesis to allow direct interface to optical modules.
• Each channel provides termination for SONET Section and Line, SDH Regenerator Section and Multiplexer Section transport overhead, and path overhead of three STS-1 (STM-0/AU- 3) paths or a single STS-3c (STM- 1/AU-4) path.
• Each channel maps three STS-1 (STM-0/AU-3) payloads or a single STS-3c (STM-1/AU-4) payload to system timing reference, accommodating plesiosynchronous timing offsets between the references through pointer processing.
• The entire SONET/SDH transport and path overheads are extracted to and inserted from dedicated pins.
• Frames to the SONET/SDH receive stream and inserts framing bytes and STS identification into the transmit stream and processes or inserts the transport overhead.
• Interprets or generates the STS (AU) pointer bytes (H1, H2, H3), extracts or inserts the synchronous payload envelope(s) and processes or inserts the path overhead.
• Supports Automatic Protection Switching (APS):
   • Ring control port communication of path REI and path RDI alarms;
   • Filters the APS channel (K1,K2) bytes into internal registers; inserts the APS channel into the transmit stream.
• Provides Time Slot Interchange (TSI) function at the ADD and DROP TelecomBus Interfaces for grooming twelve STS-1 (STM-0/AU-3) paths.
• Supports line loopback from the line side receive stream to the transmit stream and diagnostic loopback from an ADD TelecomBus interface to a DROP TelecomBus interface.
• Provides a standard five signal P1149.1 JTAG test port for boundary scan board test purposes.
• Provides a generic 8-bit microprocessor bus interface for configuration, control, and status monitoring.
• Low power 3.3 V CMOS with TTL compatible digital inputs and CMOS/TTL digital outputs.
• Industrial temperature range (-40°C to +85°C).
• 520 pin Super BGA package.
• Supports clock recovery bypass for use in applications where external clock recovery is desired.
• Complies with Bellcore GR-253-CORE jitter tolerance, jitter transfer, and intrinsic jitter criteria.


APPLICATIONS
• Channelized STS-3/STM-1 Interfaces for:
   • Optical Cross Connects;
   • Digital Cross Connects;
   • Router and Switch Line Cards;
   • ADM Aggregate Cards for TDM and Multi-service applications;
   • Terminal Multiplexers.

Page Link's: 1  2 

Número de pieza
componentes Descripción
PDF
Fabricante
Quad Channel 155 Mbit/s SONET/SDH Framer and Aligner
Ver
PMC-Sierra
SONET/SDH Payload Extractor/Aligner(4 x 155 Mbit/s)
Ver
PMC-Sierra
155 Mbps SONET/SDH ATM Framer ( Rev : V2 )
Ver
Toshiba
SONET/SDH Interface for 622 & 155 Mbit/s
Ver
PMC-Sierra
SONET/SDH Payload Extractor/Aligner for 2488 Mbit/s
Ver
PMC-Sierra
SONET/SDH PAYLOAD EXTRACTOR/ALIGNER FOR 622 MBIT/S
Ver
PMC-Sierra
155Mbps Quad ATM SONET/SDH Framer ( Rev : V3 )
Ver
Toshiba
SONET/SDH Payload Extractor/Aligner for 622 Mbit/s Interfaces
Ver
PMC-Sierra, Inc
SONET/SDH Payload Extractor/Aligner ( Rev : 2001 )
Ver
PMC-Sierra
Quad 155 Mbit/s ATM and Packet Over SONET/SDH Physical Layer Device
Ver
PMC-Sierra, Inc

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]