datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Micrel  >>> SY10E151JC PDF

SY10E151JC Hoja de datos - Micrel

SY10E151JC image

Número de pieza
SY10E151JC

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
4 Pages

File Size
60 kB

Fabricante
Micrel
Micrel Micrel

DESCRIPTION
The SY10/100E151 offer 6 edge-triggered, high-speed, master-slave D-type flip-flops with differential outputs, designed for use in new, high-performance ECL systems. The two external clock signals (CLK1, CLK2) are gated through a logical OR operation before use as clocking control for the flip-flops. Data is clocked into the flip-flops on the rising edge of either CLK1 or CLK2 (or both). When both CLK1 and CLK2 are at a logic LOW, data enters the master and is transferred to the slave when either CLK1 or CLK2 (or both) go HIGH.
The MR (Master Reset) signal operates asynchronously to make all Q outputs go to a logic LOW.


FEATURES
■ 1100MHz toggle frequency
■ Extended 100E VEE range of –4.2V to –5.46V
■ Differential outputs
■ Asynchronous Master Reset
■ Dual clocks
■ Fully compatible with industry standard 10KH, 100K ECL levels
■ Internal 75KΩ input pulldown resistors
■ Fully compatible with Motorola MC10E/100E151
■ Available in 28-pin PLCC package

Page Link's: 1  2  3  4 

Número de pieza
componentes Descripción
PDF
Fabricante
6-Bit D Register
Ver
Motorola => Freescale
6-BIT D REGISTER ( Rev : 1998 )
Ver
Micrel
6-Bit D Register ( Rev : 2001 )
Ver
Semtech Corporation
6-Bit D Register
Ver
Semtech Corporation
6-BIT D REGISTER
Ver
Micrel
6-BIT D REGISTER ( Rev : 2002 )
Ver
Micrel
5VECL 6-Bit D Register
Ver
ON Semiconductor
5V ECL 6‐Bit D Register ( Rev : 2016 )
Ver
ON Semiconductor
6-Bit D Register Differential Data And Clock
Ver
Motorola => Freescale
6-BIT 21 MUX-REGISTER
Ver
Micrel

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]