datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Vitesse Semiconductor  >>> VSC9182 PDF

VSC9182 Hoja de datos - Vitesse Semiconductor

VSC9182 image

Número de pieza
VSC9182

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
2 Pages

File Size
101.2 kB

Fabricante
Vitesse
Vitesse Semiconductor Vitesse

GENERAL DESCRIPTION :
The VSC9182 is a 64x64 STS-12/STM-4 Time Slot Interchange Switch IC. A single device provides 40Gb/s of non-blocking STS-1 connectivity (768x768 STS-1) with support for concatenated tributaries. All STS-12/STM-4 inputs and outputs are differential serial signals running at 622 Mb/s for efficiency in switch card and system backplane design. Backplane BER monitoring and deskew are integrated, and the connection matrix can be hitlessly reconfigured. Path AIS or UNEQ can be optionally inserted into all 768 outgoing STS-1 tributaries. A standard asynchronous CPU interface with event interrupts is also supported.


FEATURES :
Interconnection Matrix
► Time & Space Switches any STS-(n) [n= 1, 3c, 12c] Signal of an Incoming STS-12 into any Byte Position of any STS-12 Output
► Single Stage Non-blocking Structure of the Switch Allows for Multicast and Full Broadcast
► Hitless Switching: Programming is Queued and Takes Effect After user Intervention During the Next Frame Boundary
► Unequipped or AIS Signals can be Substituted into any of the Outgoing STS-1 Timeslots.
► Provides a Capability to Read out the Switch Configuration (address map)

Input Backplane Interface
► Serial 622.08 Mb/s Differential LVDS STS-12/STM-4 Inputs
► Receives 64 Serial 622.08 Mb/s STS-12/STM-4 Signals
► Input Signals are Presumed Frequency Synchronous and Frame aligned to Within +/- 3 Time Slots of the System SYNC Input
► Provides On-chip Data Recovery De-skewing Functionality to Bit-align, Byte-align and Frame-align all Incoming STS-12s (Within the above Tolerance) to the Local Clock
► Flags Out-of-frame (OOF), Loss-of-signal (LOS) and Parity Errors
► Checks B1 Parity of Incoming Data
► Inserts Unequipped or AIS When Channel is in OOF, LOS or Unprovisioned State and Inhibits Alarms
► Optionally De-scrambles Incoming SONET Data VSC9182

Output Backplane Interface
► Serial 622.08 Mb/s Differential LVDS STS-12/STM-4 Outputs
► Optionally Inserts Byte-interleaved Parity into B1 Byte of Following Frame
► Optionally Scrambles Outgoing SONET Data
► Optionally Inserts AIS or Unequipped on a Per-channel, Pertime-slot Basis

CPU Interface
► Generic Microprocessor (CPU) Interface used for Device Configuration and Status Checking
► 10-bit Data Bus and 11-bit Address Bus
► Interrupt Output Pin to Signal Status Changes of Internal Alarms

Test Interface
► IEEE P1149.1 Test Access Port Controls External Boundary Scan

Page Link's: 1  2 

Número de pieza
componentes Descripción
PDF
Fabricante
Time slot interchange circuit.
Ver
Motorola => Freescale
340 Gb/s and 170 Gb/s OC-48 STS-1 Time-Slot Interchange Switches
Ver
Vitesse Semiconductor
3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH 16,384 X 16,384
Ver
Integrated Device Technology
3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH WITH RATE MATCHING 2,048 x 2,048
Ver
Integrated Device Technology
3.3 VOLT TIME SLOT INTERCHANGE DIGITAL SWITCH WITH RATE MATCHING 4,096 x 4,096
Ver
Integrated Device Technology
14U 14-slot Dual-Star 40G AdvancedTCA® Shelf
Ver
Adlink Technology Inc.
6U 6-slot Dual-Star 40G AdvancedTCA® Shelf
Ver
Adlink Technology Inc.
6U 6-slot Dual-Star 40G AdvancedTCA® Shelf
Ver
Adlink Technology Inc.
64-Channel Full Duplex H.100/H.110 CT Bus System Interface and Time-Slot Interchange
Ver
Oki Electric Industry
BLOCK MODE TIME SLOT ALLOCATION CIRCUIT
Ver
South African Micro Electronic Systems

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]