datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Exar Corporation  >>> XRT91L32 PDF

XRT91L32 Hoja de datos - Exar Corporation

XRT91L32 image

Número de pieza
XRT91L32

Other PDF
  no available.

PDF
DOWNLOAD     

page
37 Pages

File Size
525 kB

Fabricante
Exar
Exar Corporation Exar

GENERAL DESCRIPTION
The XRT91L32 is a fully integrated SONET/SDH transceiver for SONET/SDH 622.08 Mbps STS-12/ STM-4 or 155.52 Mbps STS-3/STM-1 applications. The transceiver includes an on-chip Clock Multiplier Unit (CMU), which uses a high frequency PhaseLocked Loop (PLL) to generate the high-speed transmit serial clock from a slower external clock reference. It also provides Clock and Data Recovery (CDR) function by synchronizing its on-chip Voltage Controlled Oscillator (VCO) to the incoming serial data stream.


FEATURES
• Targeted for SONET STS-12/STS-3 and SDH STM-4/STM-1 Applications
• Selectable full duplex operation between STS-12/STM-4 standard rate of 622.08 Mbps or STS-3/STM-1 155.52 Mbps
• Single-chip fully integrated solution containing parallel-to-serial converter, clock multiplier unit (CMU), serialto-parallel converter, clock data recovery (CDR) functions, and a SONET/SDH frame and byte boundary detection circuit
• Ability to disable and bypass onchip CDR for external based received reference clock recovery thru Differential LVPECL input pins XRXCLKIP/N
• 8-bit LVTTL parallel data bus paths running at 77.76 Mbps in STS-12/STM-4 or 19.44 Mbps in STS-3/STM-1 mode of operation
• Uses Differential LVPECL or Single-Ended LVTTL CMU reference clock frequencies of either 19.44 MHz or 77.76 MHz for both STS-12/STM-1 or STS-3/STM-1 operations
• Optional use of 77.76 MHz Single-Ended LVTTL input for independent CDR reference clock operation
• Able to Detect and Recover SONET/SDH frame boundary and byte align received data on the parallel bus
• Diagnostics features include LOS monitoring and automatic received data mute upon LOS
• Provides Local, Remote and Split Loop-Back modes as well as Loop Timing mode
• Optional flexibility to re-configure the transmit parallel bus clock output to a clock input and accept timing signal from the framer/mapper device to permit the framer/mapper device time domain to be synchronized with the transceiver transmit timing.
• Meets Telcordia, ANSI, Bellcore TR-NWT-000253 and GR-253-CORE, and G.783 ITU-T jitter requirements
• Operates at 3.3V with 3.3V I/O
• Less than 660mW in STS-3/STM-1 mode or 800mW in STS-12/STM-4 mode Typical Power Dissipation
• Package: 10 x 10 x 2.0 mm 100-pin QFP


APPLICATIONS
• SONET/SDH-based Transmission Systems
• Add/Drop Multiplexers
• Cross Connect Equipment
• ATM and Multi-Service Switches, Routers and Switch/Routers
• DSLAMS
• SONET/SDH Test Equipment
• DWDM Termination Equipment

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
STS-12/STM-4 OR STS-3/STM-1 SONET/SDH TRANSCEIVER
Ver
Exar Corporation
STS-12/STM-4 OR STS-3/STM-1 SONET/SDH TRANSCEIVER ( Rev : 2006 )
Ver
Exar Corporation
STS-12/STM-4 OR STS-3/STM-1 SONET/SDH TRANSCEIVER
Ver
Exar Corporation
STS-192/STM-64 SONET/SDH Transport Overhead Terminating Transceiver
Ver
Vitesse Semiconductor
2.488/2.666 GBPS STS-48/STM-16 SONET/SDH TRANSCEIVER
Ver
Exar Corporation
2.488/2.666 GBPS STS-48/STM-16 SONET/SDH TRANSCEIVER
Ver
Exar Corporation
QUAD CHANNEL MULTIRATE STS-12/3/1 AND STM-4/1/0 SONET/SDH CDR
Ver
Exar Corporation
E4/STM-1/STS-3/OC-3 Transceiver
Ver
TDK Corporation
SONET/SDH STS-48/STM-16 Framer/Pointer Processor
Ver
Applied Micro Circuits Corporation
TMUX03155 STS-3/STM-1 (AU-4) Multiplexer/Demultiplexer
Ver
Agere -> LSI Corporation

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]