datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C1471V33-133AXC PDF

CY7C1471V33-133AXC Hoja de datos - Cypress Semiconductor

CY7C1471V33 image

Número de pieza
CY7C1471V33-133AXC

Other PDF
  2004   2012   2013  

PDF
DOWNLOAD     

page
32 Pages

File Size
953.3 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description [1]
The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are 3.3V, 2M x 36/4M x 18/1M x 72 synchronous flow through burst SRAMs designed specifically to support unlimited true back-to-back read or write operations without the insertion of wait states. The CY7C1471V33, CY7C1473V33 and CY7C1475V33 are equipped with the advanced No Bus Latency (NoBL) logic required to enable consecutive read or write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions.


FEATUREs
• No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
• Supports up to 133 MHz bus operations with zero wait states
• Data is transferred on every clock
• Pin compatible and functionally equivalent to ZBT™ devices
• Internally self timed output buffer control to eliminate the need to use OE
• Registered inputs for flow through operation
• Byte Write capability
• 3.3V/2.5V IO supply (VDDQ)
• Fast clock-to-output times
   — 6.5 ns (for 133-MHz device)
• Clock Enable (CEN) pin to enable clock and suspend operation
• Synchronous self timed writes
• Asynchronous Output Enable (OE)
• CY7C1471V33, CY7C1473V33 available in
   JEDEC-standard Pb-free 100-Pin TQFP, Pb-free and
   non-Pb-free 165-Ball FBGA package. CY7C1475V33
   available in Pb-free and non-Pb-free 209-Ball FBGA
   package
• Three Chip Enables (CE1, CE2, CE3) for simple depth expansion
• Automatic power down feature available using ZZ mode or CE deselect
• IEEE 1149.1 JTAG Boundary Scan compatible
• Burst Capability — linear or interleaved burst order
• Low standby power

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM
Ver
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM
Ver
Cypress Semiconductor
2M x 36/4M x 18/1M x 72 Flow-through SRAM
Ver
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM
Ver
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
Ver
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM ( Rev : 2007 )
Ver
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
Ver
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM ( Rev : 2004 )
Ver
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
Ver
Cypress Semiconductor
36 Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL™ Architecture ( Rev : 2008 )
Ver
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]