datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Agere -> LSI Corporation  >>> FW801BF-09-DB PDF

FW801BF-09-DB Hoja de datos - Agere -> LSI Corporation

FW801BF image

Número de pieza
FW801BF-09-DB

Other PDF
  no available.

PDF
DOWNLOAD     

page
26 Pages

File Size
391.1 kB

Fabricante
Agere
Agere -> LSI Corporation Agere

Description
The Agere Systems FW801BF device provides the analog physical layer functions needed to implement a one-port node in a cable-based IEEE 1394-1995 and IEEE 1394a-2000 network.

Distinguishing Features
■ Compliant with IEEE® Standard 1394a-2000, IEEE Standard for a High Performance Serial Bus Amendment 1.
■ Low power consumption during powerdown or microlow-power sleep mode.
■ Supports extended BIAS_HANDSHAKE time for enhanced interoperability with camcorders.
■ While unpowered and connected to the bus, will not drive TPBIAS on a connected port even if receiving incoming bias voltage on that port.
■ Does not require external filter capacitors for PLL.
■ Does not require a separate 5 V supply for 5 V link controller interoperability.
■ Interoperable across 1394 cable with 1394 physical layers (PHY) using 5 V supplies.
■ Interoperable with 1394 link-layer controllers using 5 V supplies.
■ 1394a-2000 compliant common mode noise filter on incoming TPBIAS.
■ Powerdown features to conserve energy in battery-powered applications include the following:
    — Device powerdown ball.
    — Link interface disable using LPS.
    — Inactive ports power down.
    — Automatic microlow-power sleep mode during suspend.
■ Interface to link-layer controller supports Annex J electrical isolation as well as bus-keeper isolation.


FEATUREs
■ Provides one fully compliant cable port at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s.
■ Fully supports 1394 Open HCI requirements.
■ Supports arbitrated short bus reset to improve utilization of the bus.
■ Supports ack-accelerated arbitration and fly-by concatenation.
■ Supports connection debounce.
■ Supports multispeed packet concatenation.
■ Supports PHY pinging and remote PHY access packets.
■ Fully supports suspend/resume.
■ Supports PHY-link interface initialization and reset.
■ Supports 1394a-2000 register set.
■ Supports LPS/link-on as a part of PHY-link interface.
■ Supports provisions of IEEE 1394-1995 Standard for a High Performance Serial Bus.
■ Fully interoperable with FireWire® and i.LINK® implementations of IEEE 1394-1995.
■ Reports cable power fail interrupt when voltage at CPS ball falls below 7.5 V.
■ Provides separate cable bias and driver termination voltage supply for port.

Other Features
■ 48-ball VTFSBGAC package.
■ Single 3.3 V supply operation.
■ Data interface to link-layer controller provided through 2/4/8 parallel lines at 50 Mbits/s.
■ 25 MHz crystal oscillator and PLL provide a 50 MHz link-layer controller clock as well as transmit/receive data at 100 Mbits/s, 200 Mbits/s, and 400 Mbits/s.
■ Multiple separate package signals provided for analog and digital supplies and grounds.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
Low-Power PHY IEEE 1394A-2000 One-Cable Transceiver/Arbiter Device
Ver
Agere -> LSI Corporation
Low-Power PHY IEEE* 1394A-2000 Two-Cable Transceiver/Arbiter Device
Ver
Agere -> LSI Corporation
One-Cable Transceiver/Arbiter Device
Ver
Agere -> LSI Corporation
1394A PCI PHY/Link Open Host Controller Interface
Ver
Agere -> LSI Corporation
1394A PCI PHY/Link Open Host Controller Interface
Ver
Agere -> LSI Corporation
Quad IMA/UNI PHY Device
Ver
Mitel Networks
Integrated Powerline MAC/PHY Transceiver
Ver
Unspecified
Octal IMA/UNI PHY Device
Ver
Mitel Networks
RF Front-End Transceiver Low Power Digital I and Q RFMulti-PHY Mode Transceiver
Ver
Semtech Corporation
10/100BASE-TX SINGLE-PHY TRANSCEIVER
Ver
Unspecified

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]