datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Fairchild Semiconductor  >>> GTLP16617 PDF

GTLP16617 Hoja de datos - Fairchild Semiconductor

GTLP16617 image

Número de pieza
GTLP16617

Other PDF
  1998  

PDF
DOWNLOAD     

page
9 Pages

File Size
85.5 kB

Fabricante
Fairchild
Fairchild Semiconductor Fairchild

General Description
The GTLP16617 is a 17-bit registered synchronous bus transceiver that provides TTL to GTLP signal level translation. It allows for transparent, latched and clocked modes of data flow and provides a buffered GTLP (CLKOUT) clock output from the TTL CLKAB. The device provides a high speed interface between cards operating at TTL logic levels and a backplane operating at GTLP logic levels.
High speed backplane operation is a direct result of GTLP’s reduced output swing (<1V), reduced input thresh old levels and output edge rate control. The edge rate control minimizes bus settling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transceiver logic (GTL) JEDEC standard JESD8-3.
Fairchild’s GTLP has internal edge-rate control and is process, voltage, and temperature (PVT) compensated. Its function is similar to BTL and GTL but with different output levels and receiver threshold. GTLP output LOW level is typically less than 0.5V, the output level HIGH is 1.5V and the receiver threshold is 1.0V.


FEATUREs
■ Bidirectional interface between GTLP and TTL logic levels
■ Designed with edge rate control circuitry to reduce output noise on the GTLP port
■ VREF pin provides external supply reference voltage for receiver threshold adjustibility
■ Special PVT compensation circuitry to provide consistent performance over variations of process, supply voltage and temperature
■ TTL compatible driver and control inputs
■ Designed using Fairchild advanced CMOS technology
■ Bushold data inputs on the A port eliminates the need for external pull-up resistors on unused inputs.
■ Power up/down and power off high impedance for live insertion
■ 5 V tolerant inputs and outputs on the LVTTL port
■ Open drain on GTLP to support wired-or connection
■ Flow through pinout optimizes PCB layout
■ D-type flip-flop, latch and transparent data paths
■ A Port source/sink −32 mA/+32 mA
■ GTLP Buffered CLKAB signal available (CLKOUT)

Page Link's: 1  2  3  4  5  6  7  8  9 

Número de pieza
componentes Descripción
PDF
Fabricante
17-Bit TTL/GTLP Bus Transceiver with Buffered Clock
Ver
Fairchild Semiconductor
17-Bit LVTTL/GTLP Bus Transceiver with Buffered Clock
Ver
Fairchild Semiconductor
CMOS 18-Bit TTL/GTLP Universal Bus Transceiver
Ver
Fairchild Semiconductor
CMOS 18-Bit TTL/GTLP Universal Bus Transceiver
Ver
Pericom Semiconductor
8-Bit LVTTL/GTLP Bus Transceiver
Ver
Fairchild Semiconductor
36-Bit LVTTL/GTLP Universal Bus Transceiver
Ver
Fairchild Semiconductor
18-Bit LVTTL/GTLP Universal Bus Transceiver
Ver
Fairchild Semiconductor
16-Bit LVTTL/GTLP Universal Bus Transceiver
Ver
Fairchild Semiconductor
GTLP-to-TTL 1:6 Clock Driver
Ver
Pericom Semiconductor
GTLP-to-TTL 1:6 Clock Driver
Ver
Fairchild Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]