datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Integrated Circuit Systems  >>> ICS9112M-17-T PDF

ICS9112M-17-T Hoja de datos - Integrated Circuit Systems

ICS9112F-17-T image

Número de pieza
ICS9112M-17-T

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
8 Pages

File Size
150.5 kB

Fabricante
ICST
Integrated Circuit Systems ICST

General Description
The ICS9112-17 is a high performance, low skew, low jitter zero delay buffer. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in PC systems operating at speeds from 25 to 133 MHz.


FEATUREs
• Zero input - output delay
• Frequency range 25 - 133 MHz (3.3V)
• High loop filter bandwidth ideal for Spread Spectrum applications.
• Less than 200 ps cycle to cycle Jitter
• Skew controlled outputs
• Skew less than 250 ps between outputs
• Available in 16 pin, 150 mil SSOP & SOIC package

Page Link's: 1  2  3  4  5  6  7  8 

Número de pieza
componentes Descripción
PDF
Fabricante
Low Skew Output Buffer
Ver
Integrated Circuit Systems
Low Skew Output Buffer
Ver
PhaseLink Corporation
Low Skew Output Buffer
Ver
PhaseLink Corporation
Low Skew Output Buffer
Ver
PhaseLink Corporation
Low Skew Output Buffer
Ver
Integrated Circuit Systems
Low Skew Output Buffer
Ver
Integrated Circuit Systems
Low Skew Output Buffer
Ver
Abracon Corporation
Low Skew Output Buffer
Ver
PhaseLink Corporation
Low Skew Output Buffer
Ver
Integrated Circuit Systems
Low Skew Output Buffer
Ver
Integrated Circuit Systems

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]