datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  PhaseLink Corporation  >>> PLL102-04 PDF

PLL102-04 Hoja de datos - PhaseLink Corporation

PLL102-04 image

Número de pieza
PLL102-04

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
6 Pages

File Size
226.8 kB

Fabricante
PLL
PhaseLink Corporation PLL

DESCRIPTION
The PLL102-04 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.


FEATURES
• Frequency range 50 ~ 120MHz.
• Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 100kHz SST modulation).
• Zero input - output delay.
• Less than 700 ps device - device skew.
• Less than 250 ps skew between outputs.
• Less than 200 ps cycle - cycle jitter.
• Output Enable function tri-state outputs.
• 3.3V operation.
• Available in 8-Pin 150mil SOIC.

Page Link's: 1  2  3  4  5  6 

Número de pieza
componentes Descripción
PDF
Fabricante
Low Skew Output Buffer
Ver
Integrated Circuit Systems
Low Skew Output Buffer
Ver
PhaseLink Corporation
Low Skew Output Buffer
Ver
PhaseLink Corporation
Low Skew Output Buffer
Ver
PhaseLink Corporation
Low Skew Output Buffer
Ver
Integrated Circuit Systems
Low Skew Output Buffer
Ver
Integrated Circuit Systems
Low Skew Output Buffer
Ver
Abracon Corporation
Low Skew Output Buffer
Ver
PhaseLink Corporation
Low Skew Output Buffer
Ver
Integrated Circuit Systems
Low Skew Output Buffer
Ver
Integrated Circuit Systems

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]