datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Renesas Electronics  >>> EL4584 PDF

EL4584 Hoja de datos - Renesas Electronics

EL4584 image

Número de pieza
EL4584

componentes Descripción

Other PDF
  no available.

PDF
DOWNLOAD     

page
15 Pages

File Size
726.3 kB

Fabricante
Renesas
Renesas Electronics Renesas

The EL4584 is a PLL (Phase Lock Loop) sub system, designed for video applications but also suitable for general purpose use up to 36MHz. In video applications, this device generates a TTL/CMOS compatible Pixel Clock (CLK OUT) which is a multiple of the TV horizontal scan rate and phase locked to it.


FEATUREs
• 36MHz, general purpose PLL
• 4FSC based timing (use the EL4585 for 8FSC)
• Compatible with EL4583 sync separator
• VCXO, Xtal, or LC tank oscillator
• < 2ns jitter (VCXO)
• User controlled PLL capture and lock
• Compatible with NTSC and PAL TV formats
• 8 pre-programmed TV scan rate clock divisors
• Selectable external divide for custom ratios
• Single 5V, low current operation
• Pb-Free available (RoHS compliant)


APPLICATIONs
• Pixel clock regeneration
• Video compression engine (MPEG) clock generator
• Video capture or digitization
• PIP (Picture-in-Picture) timing generator
• Text or graphics overlay timing

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
Horizontal Genlock, 4FSC
Ver
Intersil
Horizontal Genlock, 8FSC
Ver
Intersil
Horizontal Genlock, 8FSC
Ver
Renesas Electronics
Horizontal Genlock, 8 FSC
Ver
Elantec -> Intersil
Horizontal Genlock, 8 FSC
Ver
Elantec -> Intersil
Horizontal Genlock, 4 FSC
Ver
Elantec -> Intersil
Horizontal Genlock, 4 FSC
Ver
Elantec -> Intersil
GENLOCK ADC
Ver
Samsung
Video Genlock PLL
Ver
Integrated Circuit Systems
4fsc Clock Generator
Ver
Mitsumi

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]