datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Cypress Semiconductor  >>> CY7C1410KV18 PDF

CY7C1410KV18 Hoja de datos - Cypress Semiconductor

CY7C1410KV18 image

Número de pieza
CY7C1410KV18

Other PDF
  no available.

PDF
DOWNLOAD     

page
30 Pages

File Size
596.2 kB

Fabricante
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1410KV18, CY7C1425KV18, CY7C1412KV18, and CY7C1414KV18 are 1.8 V synchronous pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.


FEATUREs
■ Separate independent read and write data ports
   ❐ Supports concurrent transactions
■ 333 MHz clock for high bandwidth
■ 2-word burst on all accesses
■ Double data rate (DDR) Interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
   ❐ SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high speed systems
■ Single multiplexed address input bus latches address inputs for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR® II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW
■ Available in × 8, × 9, × 18, and × 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD
   ❐ Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free Packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Phase locked loop (PLL) for accurate data placement

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
36-Mbit QDR® II SRAM 2-Word Burst Architecture ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit DDR II SIO SRAM 2-Word Burst Architecture
Ver
Cypress Semiconductor
36-Mbit QDR® II SRAM Two-Word Burst Architecture ( Rev : 2012 )
Ver
Cypress Semiconductor
36-Mbit QDR® II SRAM Two-Word Burst Architecture
Ver
Cypress Semiconductor
36-Mbit DDR II SRAM Two-Word Burst Architecture ( Rev : 2012 )
Ver
Cypress Semiconductor
72-Mbit QDR® II SRAM 2-Word Burst Architecture ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit DDR II SIO SRAM Two-Word Burst Architecture ( Rev : 2014 )
Ver
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2011 )
Ver
Cypress Semiconductor
36-Mbit DDR II SIO SRAM Two-Word Burst Architecture
Ver
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
Ver
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]