datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga
HOME  >>>  Davicom Semiconductor, Inc.  >>> DM9102H PDF

DM9102H Hoja de datos - Davicom Semiconductor, Inc.

DM9102H image

Número de pieza
DM9102H

Other PDF
  no available.

PDF
DOWNLOAD     

page
77 Pages

File Size
533.6 kB

Fabricante
Davicom
Davicom Semiconductor, Inc. Davicom

General Description
The DM9102H is a fully integrated and cost effective single chip Fast Ethernet NIC controller. It is designed with low power and high performance process. It is a 1.8V/3.3V device with 5V tolerance.
The DM9102H provides direct interface to the PCI bus and supports bus master mode to achieve the high performance of the PCI bus. It fully complies with PCI 2.2. In the media side, the DM9102H interfaces to the UTP3, 4, 5 in 10Base-T and the UTP5 in 100Base-TX. It is fully compliant with the IEEE 802.3u Spec. Its auto-negotiation function will automatically configure the DM9102H to take the maximum advantage of its abilities. The DM9102H also supports IEEE 802.3x’s full-duplex flow control.
The DM9102H supports two types of power management mechanisms. The main mechanism is based on the On Now architecture, which is required for PC99. The alternative mechanism is based upon the remote Wake-On-LAN mechanism.


FEATUREs
■ Integrated Fast Ethernet MAC, Physical Layer and Transceiver in one chip.
■ Comply with PCI specification 2.2.
■ PCI clock up to 66MHz.
■ PCI bus master architecture.
■ PCI bus burst mode data transfer.
■ Two large independent transmission and receipt of FIFO
■ Support transmit threshold under-run re-try mode
■ Up to 256K bytes Boot EPROM or Flash interface.
■ EEPROM 93C46 interface automatically supports node ID load and configuration information.
■ Comply with IEEE 802.3u 100Base-TX and 802.3 10Base-T.
■ Comply with IEEE 802.3u auto-negotiation protocol for automatic link type selection.
■ Support IEEE 802.3x Full Duplex Flow Control
■ VLAN frame length support.
■ IP/TCP/UDP checksum generation and checking
■ Comply with ACPI and PCI Bus Power Management.
■ Support the MII (Media Independent Interface) for an external PHY
■ Support Wake-On-LAN function and remote wake-up (Magic packet, Link Change and Microsoft® wake-up frame).
■ Support 4 Wake-On-LAN (WOL) signals (active high pulse, active low pulse, and active high, active low.)
■ High performance 100Mbps clock generator and data recovery circuit.
■ Digital clock recovery circuit, using advanced digital algorithm to reduce jitter.
■ Provides Loopback mode for easy system diagnostics.
■ Support auto-MDIX
■ +1.8/3.3V Power supply with +5V tolerant I/O.
■ 128 pin LQFP with CMOS process.

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Número de pieza
componentes Descripción
PDF
Fabricante
Single Chip Fast Ethernet NIC controller
Ver
Davicom Semiconductor, Inc.
Single Chip Fast Ethernet NIC Controller
Ver
Davicom Semiconductor, Inc.
Single Chip Fast Ethernet NIC Controller
Ver
Unspecified
Single Chip Fast Ethernet NIC controller
Ver
Unspecified
SINGLE CHIP FAST ETHERNET NIC CONTROLLER
Ver
Macronix International
Single Chip Fast Ethernet NIC Controller
Ver
Davicom Semiconductor, Inc.
SINGLE CHIP FAST ETHERNET NIC CONTROLLER
Ver
Macronix International
SINGLE CHIP FAST ETHERNET NIC CONTROLLER
Ver
Macronix International
3.3V SINGLE CHIP FAST ETHERNET NIC CONTROLLER
Ver
Macronix International
3.3V SINGLE CHIP FAST ETHERNET NIC CONTROLLER
Ver
Macronix International

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Russianрусский

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]